California scan architecture for high quality and low power testing
This paper presents a scan architecture - California scan - that achieves high quality and low power testing by modifying test patterns in the test application process. The architecture is feasible because most of the bits in the test patterns generated by ATPG tools are don't-care bits. Scan s...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 10 |
---|---|
container_issue | |
container_start_page | 1 |
container_title | |
container_volume | |
creator | Kyoung Youn Cho Mitra, S. McCluskey, E.J. |
description | This paper presents a scan architecture - California scan - that achieves high quality and low power testing by modifying test patterns in the test application process. The architecture is feasible because most of the bits in the test patterns generated by ATPG tools are don't-care bits. Scan shift-in patterns have their don't-care bits assigned using the repeat-fill technique, reducing switching activity during the scan shift-in operation; the scan shift-in patterns are altered to toggle-fill patterns when they are applied to the combinational logic, improving defect coverage. |
doi_str_mv | 10.1109/TEST.2007.4437634 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_4437634</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>4437634</ieee_id><sourcerecordid>4437634</sourcerecordid><originalsourceid>FETCH-LOGICAL-i1334-1d0986b3b67c9b80800ab390873c62637cc92568d7c1f03eb79960ff0edacf083</originalsourceid><addsrcrecordid>eNpFkMtOwzAUBc1Loi18AGLjH0i49nX8WKKoBaRKLAjrynHsxigkxUlV9e-pRCVWs5jRWRxCHhjkjIF5qpYfVc4BVC4EKonigsyZ4EIwxrW5JDOOSmecF3D1LxRckxkDbTIs0NyS-Th-AXAoOMxIWdouhiH10dLR2Z7a5No4eTftk6cnQdu4benP_pRNR2r7hnbDge6Gg0908uMU--0duQm2G_39mQvyuVpW5Wu2fn95K5_XWWSIImMNGC1rrKVyptagAWyNBrRCJ7lE5ZzhhdSNciwA-loZIyEE8I11ATQuyOPfbvTeb3Ypftt03JyfwF-IPU2B</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>California scan architecture for high quality and low power testing</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Kyoung Youn Cho ; Mitra, S. ; McCluskey, E.J.</creator><creatorcontrib>Kyoung Youn Cho ; Mitra, S. ; McCluskey, E.J.</creatorcontrib><description>This paper presents a scan architecture - California scan - that achieves high quality and low power testing by modifying test patterns in the test application process. The architecture is feasible because most of the bits in the test patterns generated by ATPG tools are don't-care bits. Scan shift-in patterns have their don't-care bits assigned using the repeat-fill technique, reducing switching activity during the scan shift-in operation; the scan shift-in patterns are altered to toggle-fill patterns when they are applied to the combinational logic, improving defect coverage.</description><identifier>ISSN: 1089-3539</identifier><identifier>ISBN: 1424411270</identifier><identifier>ISBN: 9781424411276</identifier><identifier>EISSN: 2378-2250</identifier><identifier>EISBN: 1424411289</identifier><identifier>EISBN: 9781424411283</identifier><identifier>DOI: 10.1109/TEST.2007.4437634</identifier><language>eng</language><publisher>IEEE</publisher><subject>Automatic test pattern generation ; Benchmark testing ; Circuit faults ; Circuit testing ; Computer architecture ; Cyclic redundancy check ; Energy consumption ; Logic testing ; Power engineering computing ; Test pattern generators</subject><ispartof>2007 IEEE International Test Conference, 2007, p.1-10</ispartof><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/4437634$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,776,780,785,786,2052,27902,54895</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/4437634$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Kyoung Youn Cho</creatorcontrib><creatorcontrib>Mitra, S.</creatorcontrib><creatorcontrib>McCluskey, E.J.</creatorcontrib><title>California scan architecture for high quality and low power testing</title><title>2007 IEEE International Test Conference</title><addtitle>TEST</addtitle><description>This paper presents a scan architecture - California scan - that achieves high quality and low power testing by modifying test patterns in the test application process. The architecture is feasible because most of the bits in the test patterns generated by ATPG tools are don't-care bits. Scan shift-in patterns have their don't-care bits assigned using the repeat-fill technique, reducing switching activity during the scan shift-in operation; the scan shift-in patterns are altered to toggle-fill patterns when they are applied to the combinational logic, improving defect coverage.</description><subject>Automatic test pattern generation</subject><subject>Benchmark testing</subject><subject>Circuit faults</subject><subject>Circuit testing</subject><subject>Computer architecture</subject><subject>Cyclic redundancy check</subject><subject>Energy consumption</subject><subject>Logic testing</subject><subject>Power engineering computing</subject><subject>Test pattern generators</subject><issn>1089-3539</issn><issn>2378-2250</issn><isbn>1424411270</isbn><isbn>9781424411276</isbn><isbn>1424411289</isbn><isbn>9781424411283</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2007</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNpFkMtOwzAUBc1Loi18AGLjH0i49nX8WKKoBaRKLAjrynHsxigkxUlV9e-pRCVWs5jRWRxCHhjkjIF5qpYfVc4BVC4EKonigsyZ4EIwxrW5JDOOSmecF3D1LxRckxkDbTIs0NyS-Th-AXAoOMxIWdouhiH10dLR2Z7a5No4eTftk6cnQdu4benP_pRNR2r7hnbDge6Gg0908uMU--0duQm2G_39mQvyuVpW5Wu2fn95K5_XWWSIImMNGC1rrKVyptagAWyNBrRCJ7lE5ZzhhdSNciwA-loZIyEE8I11ATQuyOPfbvTeb3Ypftt03JyfwF-IPU2B</recordid><startdate>200710</startdate><enddate>200710</enddate><creator>Kyoung Youn Cho</creator><creator>Mitra, S.</creator><creator>McCluskey, E.J.</creator><general>IEEE</general><scope>6IE</scope><scope>6IH</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIO</scope></search><sort><creationdate>200710</creationdate><title>California scan architecture for high quality and low power testing</title><author>Kyoung Youn Cho ; Mitra, S. ; McCluskey, E.J.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i1334-1d0986b3b67c9b80800ab390873c62637cc92568d7c1f03eb79960ff0edacf083</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2007</creationdate><topic>Automatic test pattern generation</topic><topic>Benchmark testing</topic><topic>Circuit faults</topic><topic>Circuit testing</topic><topic>Computer architecture</topic><topic>Cyclic redundancy check</topic><topic>Energy consumption</topic><topic>Logic testing</topic><topic>Power engineering computing</topic><topic>Test pattern generators</topic><toplevel>online_resources</toplevel><creatorcontrib>Kyoung Youn Cho</creatorcontrib><creatorcontrib>Mitra, S.</creatorcontrib><creatorcontrib>McCluskey, E.J.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan (POP) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP) 1998-present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Kyoung Youn Cho</au><au>Mitra, S.</au><au>McCluskey, E.J.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>California scan architecture for high quality and low power testing</atitle><btitle>2007 IEEE International Test Conference</btitle><stitle>TEST</stitle><date>2007-10</date><risdate>2007</risdate><spage>1</spage><epage>10</epage><pages>1-10</pages><issn>1089-3539</issn><eissn>2378-2250</eissn><isbn>1424411270</isbn><isbn>9781424411276</isbn><eisbn>1424411289</eisbn><eisbn>9781424411283</eisbn><abstract>This paper presents a scan architecture - California scan - that achieves high quality and low power testing by modifying test patterns in the test application process. The architecture is feasible because most of the bits in the test patterns generated by ATPG tools are don't-care bits. Scan shift-in patterns have their don't-care bits assigned using the repeat-fill technique, reducing switching activity during the scan shift-in operation; the scan shift-in patterns are altered to toggle-fill patterns when they are applied to the combinational logic, improving defect coverage.</abstract><pub>IEEE</pub><doi>10.1109/TEST.2007.4437634</doi><tpages>10</tpages><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 1089-3539 |
ispartof | 2007 IEEE International Test Conference, 2007, p.1-10 |
issn | 1089-3539 2378-2250 |
language | eng |
recordid | cdi_ieee_primary_4437634 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | Automatic test pattern generation Benchmark testing Circuit faults Circuit testing Computer architecture Cyclic redundancy check Energy consumption Logic testing Power engineering computing Test pattern generators |
title | California scan architecture for high quality and low power testing |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-21T17%3A11%3A31IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=California%20scan%20architecture%20for%20high%20quality%20and%20low%20power%20testing&rft.btitle=2007%20IEEE%20International%20Test%20Conference&rft.au=Kyoung%20Youn%20Cho&rft.date=2007-10&rft.spage=1&rft.epage=10&rft.pages=1-10&rft.issn=1089-3539&rft.eissn=2378-2250&rft.isbn=1424411270&rft.isbn_list=9781424411276&rft_id=info:doi/10.1109/TEST.2007.4437634&rft_dat=%3Cieee_6IE%3E4437634%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=1424411289&rft.eisbn_list=9781424411283&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=4437634&rfr_iscdi=true |