Fast and Low Cost HW Bit Map for Memory Test Based on Residue Polynomial System over GF(2)
At-speed memory test demands increasing address rates from ATE bit maps. Today, the effective address rate is multiplied using multiple costly time-interleaved bit map copies. For the first time, address permutation is investigated for memory test in an attempt to multiply the address rate without i...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 366 |
---|---|
container_issue | |
container_start_page | 361 |
container_title | |
container_volume | |
creator | Rivoir, J. |
description | At-speed memory test demands increasing address rates from ATE bit maps. Today, the effective address rate is multiplied using multiple costly time-interleaved bit map copies. For the first time, address permutation is investigated for memory test in an attempt to multiply the address rate without increasing the overall memory size. However all published schemes create conflicts for some addresses sequences or require too many memories. This paper introduces a novel address partitioning scheme for arbitrarily few memories M = 2 mu at the expense of an increased buffer per memory. For relevant address sequences which are based on powers of two, analytical considerations and exhaustive simulations prove that the effective address rate is increased by a factor of M , with zero memory size overhead. |
doi_str_mv | 10.1109/ATS.2007.48 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_4388039</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>4388039</ieee_id><sourcerecordid>4388039</sourcerecordid><originalsourceid>FETCH-LOGICAL-i105t-9e14dcc0db78d85a2d3c947c33c84fbf16efe633dcae79f1f0a145a4b50a78883</originalsourceid><addsrcrecordid>eNotjE1LAzEURYMfYK1duXTzlrqY-jJJJsmyLbYVWhRbEdyUdPICI52mTKbK_HsLejeHw4HL2C3HIedoH0fr1TBH1ENpzlgvF1pnSpjinF2jLqzKjcX8gvU4Gp5pLdQVG6T0hacppa0VPfY5dakFt_ewiD8wiSeZf8C4amHpDhBiA0uqY9PBmk5p7BJ5iHt4o1T5I8Fr3HX7WFduB6sutVRD_KYGZtP7_OGGXQa3SzT4Z5-9T5_Wk3m2eJk9T0aLrOKo2swSl74s0W-18Ua53IvSSl0KURoZtoEXFKgQwpeOtA08oONSOblV6LQxRvTZ3d9vRUSbQ1PVruk2UhiDwopfNHtRvA</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Fast and Low Cost HW Bit Map for Memory Test Based on Residue Polynomial System over GF(2)</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Rivoir, J.</creator><creatorcontrib>Rivoir, J.</creatorcontrib><description>At-speed memory test demands increasing address rates from ATE bit maps. Today, the effective address rate is multiplied using multiple costly time-interleaved bit map copies. For the first time, address permutation is investigated for memory test in an attempt to multiply the address rate without increasing the overall memory size. However all published schemes create conflicts for some addresses sequences or require too many memories. This paper introduces a novel address partitioning scheme for arbitrarily few memories M = 2 mu at the expense of an increased buffer per memory. For relevant address sequences which are based on powers of two, analytical considerations and exhaustive simulations prove that the effective address rate is increased by a factor of M , with zero memory size overhead.</description><identifier>ISSN: 1081-7735</identifier><identifier>ISBN: 0769528902</identifier><identifier>ISBN: 9780769528908</identifier><identifier>EISSN: 2377-5386</identifier><identifier>DOI: 10.1109/ATS.2007.48</identifier><language>eng</language><publisher>IEEE</publisher><subject>Analytical models ; Bridges ; Costs ; Interleaved codes ; Polynomials ; System testing</subject><ispartof>16th Asian Test Symposium (ATS 2007), 2007, p.361-366</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/4388039$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,27925,54920</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/4388039$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Rivoir, J.</creatorcontrib><title>Fast and Low Cost HW Bit Map for Memory Test Based on Residue Polynomial System over GF(2)</title><title>16th Asian Test Symposium (ATS 2007)</title><addtitle>ATS</addtitle><description>At-speed memory test demands increasing address rates from ATE bit maps. Today, the effective address rate is multiplied using multiple costly time-interleaved bit map copies. For the first time, address permutation is investigated for memory test in an attempt to multiply the address rate without increasing the overall memory size. However all published schemes create conflicts for some addresses sequences or require too many memories. This paper introduces a novel address partitioning scheme for arbitrarily few memories M = 2 mu at the expense of an increased buffer per memory. For relevant address sequences which are based on powers of two, analytical considerations and exhaustive simulations prove that the effective address rate is increased by a factor of M , with zero memory size overhead.</description><subject>Analytical models</subject><subject>Bridges</subject><subject>Costs</subject><subject>Interleaved codes</subject><subject>Polynomials</subject><subject>System testing</subject><issn>1081-7735</issn><issn>2377-5386</issn><isbn>0769528902</isbn><isbn>9780769528908</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2007</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNotjE1LAzEURYMfYK1duXTzlrqY-jJJJsmyLbYVWhRbEdyUdPICI52mTKbK_HsLejeHw4HL2C3HIedoH0fr1TBH1ENpzlgvF1pnSpjinF2jLqzKjcX8gvU4Gp5pLdQVG6T0hacppa0VPfY5dakFt_ewiD8wiSeZf8C4amHpDhBiA0uqY9PBmk5p7BJ5iHt4o1T5I8Fr3HX7WFduB6sutVRD_KYGZtP7_OGGXQa3SzT4Z5-9T5_Wk3m2eJk9T0aLrOKo2swSl74s0W-18Ua53IvSSl0KURoZtoEXFKgQwpeOtA08oONSOblV6LQxRvTZ3d9vRUSbQ1PVruk2UhiDwopfNHtRvA</recordid><startdate>200710</startdate><enddate>200710</enddate><creator>Rivoir, J.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>200710</creationdate><title>Fast and Low Cost HW Bit Map for Memory Test Based on Residue Polynomial System over GF(2)</title><author>Rivoir, J.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i105t-9e14dcc0db78d85a2d3c947c33c84fbf16efe633dcae79f1f0a145a4b50a78883</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2007</creationdate><topic>Analytical models</topic><topic>Bridges</topic><topic>Costs</topic><topic>Interleaved codes</topic><topic>Polynomials</topic><topic>System testing</topic><toplevel>online_resources</toplevel><creatorcontrib>Rivoir, J.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Rivoir, J.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Fast and Low Cost HW Bit Map for Memory Test Based on Residue Polynomial System over GF(2)</atitle><btitle>16th Asian Test Symposium (ATS 2007)</btitle><stitle>ATS</stitle><date>2007-10</date><risdate>2007</risdate><spage>361</spage><epage>366</epage><pages>361-366</pages><issn>1081-7735</issn><eissn>2377-5386</eissn><isbn>0769528902</isbn><isbn>9780769528908</isbn><abstract>At-speed memory test demands increasing address rates from ATE bit maps. Today, the effective address rate is multiplied using multiple costly time-interleaved bit map copies. For the first time, address permutation is investigated for memory test in an attempt to multiply the address rate without increasing the overall memory size. However all published schemes create conflicts for some addresses sequences or require too many memories. This paper introduces a novel address partitioning scheme for arbitrarily few memories M = 2 mu at the expense of an increased buffer per memory. For relevant address sequences which are based on powers of two, analytical considerations and exhaustive simulations prove that the effective address rate is increased by a factor of M , with zero memory size overhead.</abstract><pub>IEEE</pub><doi>10.1109/ATS.2007.48</doi><tpages>6</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 1081-7735 |
ispartof | 16th Asian Test Symposium (ATS 2007), 2007, p.361-366 |
issn | 1081-7735 2377-5386 |
language | eng |
recordid | cdi_ieee_primary_4388039 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | Analytical models Bridges Costs Interleaved codes Polynomials System testing |
title | Fast and Low Cost HW Bit Map for Memory Test Based on Residue Polynomial System over GF(2) |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-21T04%3A08%3A07IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Fast%20and%20Low%20Cost%20HW%20Bit%20Map%20for%20Memory%20Test%20Based%20on%20Residue%20Polynomial%20System%20over%20GF(2)&rft.btitle=16th%20Asian%20Test%20Symposium%20(ATS%202007)&rft.au=Rivoir,%20J.&rft.date=2007-10&rft.spage=361&rft.epage=366&rft.pages=361-366&rft.issn=1081-7735&rft.eissn=2377-5386&rft.isbn=0769528902&rft.isbn_list=9780769528908&rft_id=info:doi/10.1109/ATS.2007.48&rft_dat=%3Cieee_6IE%3E4388039%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=4388039&rfr_iscdi=true |