Design of the Basic Building Block of a High-Speed Flexible and Modular Pipelined ADC

This paper presents the design procedure and performance of the basic building block of a Flexible/Modular pipelined ADC. We report the advantages of adopting a flexible ADC approach [1] and we comment on the performance range that can be covered by this. Targeting a sampling frequency range from 50...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Zanikopoulos, Athon, Harpe, Pieter, Hegt, Hans, van Roermund, Arthur
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 3879
container_issue
container_start_page 3876
container_title
container_volume
creator Zanikopoulos, Athon
Harpe, Pieter
Hegt, Hans
van Roermund, Arthur
description This paper presents the design procedure and performance of the basic building block of a Flexible/Modular pipelined ADC. We report the advantages of adopting a flexible ADC approach [1] and we comment on the performance range that can be covered by this. Targeting a sampling frequency range from 50MS/s to 500MS/s and an accuracy range from 8b to 12b, we present and justify our design decisions leading to the implementation of the adjustable basic building block. The principle idea is the use of circuitries that can fully benefit from the speed-power consumption trade-off, while maintaining the desired accuracy. We employ dynamic circuitry and furthermore propose a fully adjustable open-loop amplifier suitable for flexible ADC realizations. Finally, we present the accuracy results and power consumption estimations along with the size of the building block implemented in a CMOS 0.18 μ m technology.
doi_str_mv 10.1109/ISCAS.2007.377885
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_4253528</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>4253528</ieee_id><sourcerecordid>4253528</sourcerecordid><originalsourceid>FETCH-LOGICAL-i241t-19b02018b7a72e5f63d0f011d10f296375fc73f8ff587d10addb1bfb4b2b19583</originalsourceid><addsrcrecordid>eNo1zM1OAjEUBeD6l4jIAxg3fYHBe29b2i5hECHBaIKsSUtbqI4DYSCRtxejns1Jzpccxu4QuohgHyazsj_rEoDuCq2NUWesY7VBSVKCJcRz1iJUpkBF6oLd_APYS9YC0lhIAXTNOk3zDqdIJSz0Wmw-jE1e1XyT-H4d-cA1eckHh1yFXK_4oNosP37M8XFerYvZNsbAR1X8yr6K3NWBP2_CoXI7_pq3scr1ifvD8pZdJVc1sfPXbTYfPb6V42L68jQp-9Mik8R9gdYDARqvnaaoUk8ESIAYEBLZntAqLbVIJiVl9Gl0IXj0yUtPHq0yos3uf39zjHGx3eVPtzsuJCmhyIhvLTtTcA</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Design of the Basic Building Block of a High-Speed Flexible and Modular Pipelined ADC</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Zanikopoulos, Athon ; Harpe, Pieter ; Hegt, Hans ; van Roermund, Arthur</creator><creatorcontrib>Zanikopoulos, Athon ; Harpe, Pieter ; Hegt, Hans ; van Roermund, Arthur</creatorcontrib><description>This paper presents the design procedure and performance of the basic building block of a Flexible/Modular pipelined ADC. We report the advantages of adopting a flexible ADC approach [1] and we comment on the performance range that can be covered by this. Targeting a sampling frequency range from 50MS/s to 500MS/s and an accuracy range from 8b to 12b, we present and justify our design decisions leading to the implementation of the adjustable basic building block. The principle idea is the use of circuitries that can fully benefit from the speed-power consumption trade-off, while maintaining the desired accuracy. We employ dynamic circuitry and furthermore propose a fully adjustable open-loop amplifier suitable for flexible ADC realizations. Finally, we present the accuracy results and power consumption estimations along with the size of the building block implemented in a CMOS 0.18 μ m technology.</description><identifier>ISSN: 0271-4302</identifier><identifier>ISBN: 1424409209</identifier><identifier>ISBN: 9781424409204</identifier><identifier>EISSN: 2158-1525</identifier><identifier>EISBN: 9781424409211</identifier><identifier>EISBN: 1424409217</identifier><identifier>DOI: 10.1109/ISCAS.2007.377885</identifier><language>eng</language><publisher>IEEE</publisher><subject>Capacitors ; CMOS technology ; Energy consumption ; Flexible printed circuits ; Frequency ; Helium ; Microelectronics ; Sampling methods ; Telecommunication standards ; Time to market</subject><ispartof>2007 IEEE International Symposium on Circuits and Systems (ISCAS), 2007, p.3876-3879</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/4253528$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,27925,54920</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/4253528$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Zanikopoulos, Athon</creatorcontrib><creatorcontrib>Harpe, Pieter</creatorcontrib><creatorcontrib>Hegt, Hans</creatorcontrib><creatorcontrib>van Roermund, Arthur</creatorcontrib><title>Design of the Basic Building Block of a High-Speed Flexible and Modular Pipelined ADC</title><title>2007 IEEE International Symposium on Circuits and Systems (ISCAS)</title><addtitle>ISCAS</addtitle><description>This paper presents the design procedure and performance of the basic building block of a Flexible/Modular pipelined ADC. We report the advantages of adopting a flexible ADC approach [1] and we comment on the performance range that can be covered by this. Targeting a sampling frequency range from 50MS/s to 500MS/s and an accuracy range from 8b to 12b, we present and justify our design decisions leading to the implementation of the adjustable basic building block. The principle idea is the use of circuitries that can fully benefit from the speed-power consumption trade-off, while maintaining the desired accuracy. We employ dynamic circuitry and furthermore propose a fully adjustable open-loop amplifier suitable for flexible ADC realizations. Finally, we present the accuracy results and power consumption estimations along with the size of the building block implemented in a CMOS 0.18 μ m technology.</description><subject>Capacitors</subject><subject>CMOS technology</subject><subject>Energy consumption</subject><subject>Flexible printed circuits</subject><subject>Frequency</subject><subject>Helium</subject><subject>Microelectronics</subject><subject>Sampling methods</subject><subject>Telecommunication standards</subject><subject>Time to market</subject><issn>0271-4302</issn><issn>2158-1525</issn><isbn>1424409209</isbn><isbn>9781424409204</isbn><isbn>9781424409211</isbn><isbn>1424409217</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2007</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNo1zM1OAjEUBeD6l4jIAxg3fYHBe29b2i5hECHBaIKsSUtbqI4DYSCRtxejns1Jzpccxu4QuohgHyazsj_rEoDuCq2NUWesY7VBSVKCJcRz1iJUpkBF6oLd_APYS9YC0lhIAXTNOk3zDqdIJSz0Wmw-jE1e1XyT-H4d-cA1eckHh1yFXK_4oNosP37M8XFerYvZNsbAR1X8yr6K3NWBP2_CoXI7_pq3scr1ifvD8pZdJVc1sfPXbTYfPb6V42L68jQp-9Mik8R9gdYDARqvnaaoUk8ESIAYEBLZntAqLbVIJiVl9Gl0IXj0yUtPHq0yos3uf39zjHGx3eVPtzsuJCmhyIhvLTtTcA</recordid><startdate>200705</startdate><enddate>200705</enddate><creator>Zanikopoulos, Athon</creator><creator>Harpe, Pieter</creator><creator>Hegt, Hans</creator><creator>van Roermund, Arthur</creator><general>IEEE</general><scope>6IE</scope><scope>6IH</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIO</scope></search><sort><creationdate>200705</creationdate><title>Design of the Basic Building Block of a High-Speed Flexible and Modular Pipelined ADC</title><author>Zanikopoulos, Athon ; Harpe, Pieter ; Hegt, Hans ; van Roermund, Arthur</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i241t-19b02018b7a72e5f63d0f011d10f296375fc73f8ff587d10addb1bfb4b2b19583</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2007</creationdate><topic>Capacitors</topic><topic>CMOS technology</topic><topic>Energy consumption</topic><topic>Flexible printed circuits</topic><topic>Frequency</topic><topic>Helium</topic><topic>Microelectronics</topic><topic>Sampling methods</topic><topic>Telecommunication standards</topic><topic>Time to market</topic><toplevel>online_resources</toplevel><creatorcontrib>Zanikopoulos, Athon</creatorcontrib><creatorcontrib>Harpe, Pieter</creatorcontrib><creatorcontrib>Hegt, Hans</creatorcontrib><creatorcontrib>van Roermund, Arthur</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan (POP) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP) 1998-present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Zanikopoulos, Athon</au><au>Harpe, Pieter</au><au>Hegt, Hans</au><au>van Roermund, Arthur</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Design of the Basic Building Block of a High-Speed Flexible and Modular Pipelined ADC</atitle><btitle>2007 IEEE International Symposium on Circuits and Systems (ISCAS)</btitle><stitle>ISCAS</stitle><date>2007-05</date><risdate>2007</risdate><spage>3876</spage><epage>3879</epage><pages>3876-3879</pages><issn>0271-4302</issn><eissn>2158-1525</eissn><isbn>1424409209</isbn><isbn>9781424409204</isbn><eisbn>9781424409211</eisbn><eisbn>1424409217</eisbn><abstract>This paper presents the design procedure and performance of the basic building block of a Flexible/Modular pipelined ADC. We report the advantages of adopting a flexible ADC approach [1] and we comment on the performance range that can be covered by this. Targeting a sampling frequency range from 50MS/s to 500MS/s and an accuracy range from 8b to 12b, we present and justify our design decisions leading to the implementation of the adjustable basic building block. The principle idea is the use of circuitries that can fully benefit from the speed-power consumption trade-off, while maintaining the desired accuracy. We employ dynamic circuitry and furthermore propose a fully adjustable open-loop amplifier suitable for flexible ADC realizations. Finally, we present the accuracy results and power consumption estimations along with the size of the building block implemented in a CMOS 0.18 μ m technology.</abstract><pub>IEEE</pub><doi>10.1109/ISCAS.2007.377885</doi><tpages>4</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 0271-4302
ispartof 2007 IEEE International Symposium on Circuits and Systems (ISCAS), 2007, p.3876-3879
issn 0271-4302
2158-1525
language eng
recordid cdi_ieee_primary_4253528
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Capacitors
CMOS technology
Energy consumption
Flexible printed circuits
Frequency
Helium
Microelectronics
Sampling methods
Telecommunication standards
Time to market
title Design of the Basic Building Block of a High-Speed Flexible and Modular Pipelined ADC
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-07T04%3A50%3A12IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Design%20of%20the%20Basic%20Building%20Block%20of%20a%20High-Speed%20Flexible%20and%20Modular%20Pipelined%20ADC&rft.btitle=2007%20IEEE%20International%20Symposium%20on%20Circuits%20and%20Systems%20(ISCAS)&rft.au=Zanikopoulos,%20Athon&rft.date=2007-05&rft.spage=3876&rft.epage=3879&rft.pages=3876-3879&rft.issn=0271-4302&rft.eissn=2158-1525&rft.isbn=1424409209&rft.isbn_list=9781424409204&rft_id=info:doi/10.1109/ISCAS.2007.377885&rft_dat=%3Cieee_6IE%3E4253528%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=9781424409211&rft.eisbn_list=1424409217&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=4253528&rfr_iscdi=true