Capturing the interaction of the communication, memory and I/O subsystems in memory-centric industrial MPSoC platforms

Industrial MPSoC platforms exhibit increasing communication needs while not yet reverting to revolutionary solutions such as networks-on-chip. On one hand, the limited scalability of shared busses is being overcome by means of multi-layer communication architectures, which are stressing the role of...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Medardoni, S., Ruggiero, M., Bertozzi, D., Benini, L., Strano, G., Pistritto, C.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 6
container_issue
container_start_page 1
container_title
container_volume
creator Medardoni, S.
Ruggiero, M.
Bertozzi, D.
Benini, L.
Strano, G.
Pistritto, C.
description Industrial MPSoC platforms exhibit increasing communication needs while not yet reverting to revolutionary solutions such as networks-on-chip. On one hand, the limited scalability of shared busses is being overcome by means of multi-layer communication architectures, which are stressing the role of bridges as key contributors to system performance. On the other hand, technology limitations, data footprint and cost constraints lead to platform instantiations with only few on-chip memory devices and with a global performance bottleneck: the memory controller for access to the off-chip SDRAM memory. The complex interaction among system components and the dependency of macroscopic performance metrics on fine-grain architectural features stress the importance of highly accurate modelling and analysis tools. This paper takes its steps from an extensive modelling effort of a complete industrial MPSoC platform for consumer electronics, including the off-chip memory sub-system. Based on this, relevant design issues concerning the communication, memory and I/O architecture and their interaction are addressed, resulting in guidelines for designers of industry-relevant MPSoCs
doi_str_mv 10.1109/DATE.2007.364669
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_4211874</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>4211874</ieee_id><sourcerecordid>4211874</sourcerecordid><originalsourceid>FETCH-LOGICAL-i175t-79d8249749a010ca67733b40e23874deb8065cc0c9901096776d940f404525c23</originalsourceid><addsrcrecordid>eNotjEtLAzEYRYMPsK3uBTf5AU775TWZLMtYtVCpYF2XNJPRSDNTkozQf2-qru7lHO5F6JbAlBBQs4f5ZjGlAHLKSl6W6gyNiBBVkSU5R2OmKgIVEEovToJBQYQiV2gc4xcACEbVCH3X-pCG4LoPnD4tdl2yQZvk-g737S8yvfdD54w-wXvsre_DEeuuwcvZGsdhF48xWR_z9l8WxnYpOJNJM8Tc9B6_vL71NT7sdWr74OM1umz1Ptqb_5yg98fFpn4uVuunZT1fFY5IkQqpmopyJbnSQMDoUkrGdhwsZZXkjd1VUApjwCiVvcq6bBSHlgMXVBjKJuju79dZa7eH4LwOxy2nhOQ9-wFwFF0a</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Capturing the interaction of the communication, memory and I/O subsystems in memory-centric industrial MPSoC platforms</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Medardoni, S. ; Ruggiero, M. ; Bertozzi, D. ; Benini, L. ; Strano, G. ; Pistritto, C.</creator><creatorcontrib>Medardoni, S. ; Ruggiero, M. ; Bertozzi, D. ; Benini, L. ; Strano, G. ; Pistritto, C.</creatorcontrib><description>Industrial MPSoC platforms exhibit increasing communication needs while not yet reverting to revolutionary solutions such as networks-on-chip. On one hand, the limited scalability of shared busses is being overcome by means of multi-layer communication architectures, which are stressing the role of bridges as key contributors to system performance. On the other hand, technology limitations, data footprint and cost constraints lead to platform instantiations with only few on-chip memory devices and with a global performance bottleneck: the memory controller for access to the off-chip SDRAM memory. The complex interaction among system components and the dependency of macroscopic performance metrics on fine-grain architectural features stress the importance of highly accurate modelling and analysis tools. This paper takes its steps from an extensive modelling effort of a complete industrial MPSoC platform for consumer electronics, including the off-chip memory sub-system. Based on this, relevant design issues concerning the communication, memory and I/O architecture and their interaction are addressed, resulting in guidelines for designers of industry-relevant MPSoCs</description><identifier>ISSN: 1530-1591</identifier><identifier>ISBN: 3981080122</identifier><identifier>ISBN: 9783981080124</identifier><identifier>EISSN: 1558-1101</identifier><identifier>DOI: 10.1109/DATE.2007.364669</identifier><language>eng</language><publisher>IEEE</publisher><subject>Bridges ; Communication industry ; Communication system control ; Costs ; Measurement ; Performance analysis ; Scalability ; SDRAM ; Stress ; System performance</subject><ispartof>2007 Design, Automation &amp; Test in Europe Conference &amp; Exhibition, 2007, p.1-6</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/4211874$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>310,311,781,785,790,791,2059,27927,54922</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/4211874$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Medardoni, S.</creatorcontrib><creatorcontrib>Ruggiero, M.</creatorcontrib><creatorcontrib>Bertozzi, D.</creatorcontrib><creatorcontrib>Benini, L.</creatorcontrib><creatorcontrib>Strano, G.</creatorcontrib><creatorcontrib>Pistritto, C.</creatorcontrib><title>Capturing the interaction of the communication, memory and I/O subsystems in memory-centric industrial MPSoC platforms</title><title>2007 Design, Automation &amp; Test in Europe Conference &amp; Exhibition</title><addtitle>DATE</addtitle><description>Industrial MPSoC platforms exhibit increasing communication needs while not yet reverting to revolutionary solutions such as networks-on-chip. On one hand, the limited scalability of shared busses is being overcome by means of multi-layer communication architectures, which are stressing the role of bridges as key contributors to system performance. On the other hand, technology limitations, data footprint and cost constraints lead to platform instantiations with only few on-chip memory devices and with a global performance bottleneck: the memory controller for access to the off-chip SDRAM memory. The complex interaction among system components and the dependency of macroscopic performance metrics on fine-grain architectural features stress the importance of highly accurate modelling and analysis tools. This paper takes its steps from an extensive modelling effort of a complete industrial MPSoC platform for consumer electronics, including the off-chip memory sub-system. Based on this, relevant design issues concerning the communication, memory and I/O architecture and their interaction are addressed, resulting in guidelines for designers of industry-relevant MPSoCs</description><subject>Bridges</subject><subject>Communication industry</subject><subject>Communication system control</subject><subject>Costs</subject><subject>Measurement</subject><subject>Performance analysis</subject><subject>Scalability</subject><subject>SDRAM</subject><subject>Stress</subject><subject>System performance</subject><issn>1530-1591</issn><issn>1558-1101</issn><isbn>3981080122</isbn><isbn>9783981080124</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2007</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNotjEtLAzEYRYMPsK3uBTf5AU775TWZLMtYtVCpYF2XNJPRSDNTkozQf2-qru7lHO5F6JbAlBBQs4f5ZjGlAHLKSl6W6gyNiBBVkSU5R2OmKgIVEEovToJBQYQiV2gc4xcACEbVCH3X-pCG4LoPnD4tdl2yQZvk-g737S8yvfdD54w-wXvsre_DEeuuwcvZGsdhF48xWR_z9l8WxnYpOJNJM8Tc9B6_vL71NT7sdWr74OM1umz1Ptqb_5yg98fFpn4uVuunZT1fFY5IkQqpmopyJbnSQMDoUkrGdhwsZZXkjd1VUApjwCiVvcq6bBSHlgMXVBjKJuju79dZa7eH4LwOxy2nhOQ9-wFwFF0a</recordid><startdate>200704</startdate><enddate>200704</enddate><creator>Medardoni, S.</creator><creator>Ruggiero, M.</creator><creator>Bertozzi, D.</creator><creator>Benini, L.</creator><creator>Strano, G.</creator><creator>Pistritto, C.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>200704</creationdate><title>Capturing the interaction of the communication, memory and I/O subsystems in memory-centric industrial MPSoC platforms</title><author>Medardoni, S. ; Ruggiero, M. ; Bertozzi, D. ; Benini, L. ; Strano, G. ; Pistritto, C.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i175t-79d8249749a010ca67733b40e23874deb8065cc0c9901096776d940f404525c23</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2007</creationdate><topic>Bridges</topic><topic>Communication industry</topic><topic>Communication system control</topic><topic>Costs</topic><topic>Measurement</topic><topic>Performance analysis</topic><topic>Scalability</topic><topic>SDRAM</topic><topic>Stress</topic><topic>System performance</topic><toplevel>online_resources</toplevel><creatorcontrib>Medardoni, S.</creatorcontrib><creatorcontrib>Ruggiero, M.</creatorcontrib><creatorcontrib>Bertozzi, D.</creatorcontrib><creatorcontrib>Benini, L.</creatorcontrib><creatorcontrib>Strano, G.</creatorcontrib><creatorcontrib>Pistritto, C.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Medardoni, S.</au><au>Ruggiero, M.</au><au>Bertozzi, D.</au><au>Benini, L.</au><au>Strano, G.</au><au>Pistritto, C.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Capturing the interaction of the communication, memory and I/O subsystems in memory-centric industrial MPSoC platforms</atitle><btitle>2007 Design, Automation &amp; Test in Europe Conference &amp; Exhibition</btitle><stitle>DATE</stitle><date>2007-04</date><risdate>2007</risdate><spage>1</spage><epage>6</epage><pages>1-6</pages><issn>1530-1591</issn><eissn>1558-1101</eissn><isbn>3981080122</isbn><isbn>9783981080124</isbn><abstract>Industrial MPSoC platforms exhibit increasing communication needs while not yet reverting to revolutionary solutions such as networks-on-chip. On one hand, the limited scalability of shared busses is being overcome by means of multi-layer communication architectures, which are stressing the role of bridges as key contributors to system performance. On the other hand, technology limitations, data footprint and cost constraints lead to platform instantiations with only few on-chip memory devices and with a global performance bottleneck: the memory controller for access to the off-chip SDRAM memory. The complex interaction among system components and the dependency of macroscopic performance metrics on fine-grain architectural features stress the importance of highly accurate modelling and analysis tools. This paper takes its steps from an extensive modelling effort of a complete industrial MPSoC platform for consumer electronics, including the off-chip memory sub-system. Based on this, relevant design issues concerning the communication, memory and I/O architecture and their interaction are addressed, resulting in guidelines for designers of industry-relevant MPSoCs</abstract><pub>IEEE</pub><doi>10.1109/DATE.2007.364669</doi><tpages>6</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 1530-1591
ispartof 2007 Design, Automation & Test in Europe Conference & Exhibition, 2007, p.1-6
issn 1530-1591
1558-1101
language eng
recordid cdi_ieee_primary_4211874
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Bridges
Communication industry
Communication system control
Costs
Measurement
Performance analysis
Scalability
SDRAM
Stress
System performance
title Capturing the interaction of the communication, memory and I/O subsystems in memory-centric industrial MPSoC platforms
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-18T11%3A14%3A36IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Capturing%20the%20interaction%20of%20the%20communication,%20memory%20and%20I/O%20subsystems%20in%20memory-centric%20industrial%20MPSoC%20platforms&rft.btitle=2007%20Design,%20Automation%20&%20Test%20in%20Europe%20Conference%20&%20Exhibition&rft.au=Medardoni,%20S.&rft.date=2007-04&rft.spage=1&rft.epage=6&rft.pages=1-6&rft.issn=1530-1591&rft.eissn=1558-1101&rft.isbn=3981080122&rft.isbn_list=9783981080124&rft_id=info:doi/10.1109/DATE.2007.364669&rft_dat=%3Cieee_6IE%3E4211874%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=4211874&rfr_iscdi=true