Enhancement of Memory Performance Using Doubly Stacked Si-Nanocrystal Floating Gates Prepared by Ion Beam Sputtering in UHV
Structures of SiO 2 /SiO x /SiO 2 and SiO 2 /SiO x /SiO 2 /SiO x /SiO 2 have been prepared on Si wafers by ion beam sputtering deposition in ultrahigh vacuum (UHV) and subsequently annealed to form single-layer and doubly stacked Si nanocrystals (NCs). Using these two structures, nonvolatile Si-NC f...
Gespeichert in:
Veröffentlicht in: | IEEE transactions on electron devices 2007-02, Vol.54 (2), p.359-362 |
---|---|
Hauptverfasser: | , , , , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | Structures of SiO 2 /SiO x /SiO 2 and SiO 2 /SiO x /SiO 2 /SiO x /SiO 2 have been prepared on Si wafers by ion beam sputtering deposition in ultrahigh vacuum (UHV) and subsequently annealed to form single-layer and doubly stacked Si nanocrystals (NCs). Using these two structures, nonvolatile Si-NC floating-gate nMOSFETs were fabricated at x=1.6 following 1.5-mum CMOS standard procedures. The Fowler-Nordheim tunneling of the electrons through the tunnel oxide, their storage into NCs, retention, and endurance are all investigated by varying the device structure and the thicknesses of the NC and oxide layers. It is shown that charge-retention time is longer, and program/erase (P/E) speeds are faster in doubly stacked devices than in single-layer devices, which seem to result from the optimization of device structure, the exclusion of unwanted defects due to the nature of UHV, and the suppression of charge leakage by the multiple barriers/NC layers in the doubly stacked devices. It is also found that the threshold voltages in the endurance characteristics anomalously increase with the P/E cycles, more strongly in the doubly stacked NC memories |
---|---|
ISSN: | 0018-9383 1557-9646 |
DOI: | 10.1109/TED.2006.888674 |