Effects of Interconnect Process Variations on Signal Integrity
With the development of new sub micron very large scale integration (VLSI) technologies the importance of interconnect parasitics on delay and noise has been in an ever increasing trend [1]. Consequently, the variations in interconnect parameters have a larger impact on final timing and functional y...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 284 |
---|---|
container_issue | |
container_start_page | 281 |
container_title | |
container_volume | |
creator | Demircan, E. |
description | With the development of new sub micron very large scale integration (VLSI) technologies the importance of interconnect parasitics on delay and noise has been in an ever increasing trend [1]. Consequently, the variations in interconnect parameters have a larger impact on final timing and functional yield of the product. Therefore, it is necessary to handle process variations as accurately as possible in layout parasitic extraction (LPE), static timing (ST) and signal integrity (SI) in deep sub-micron designs. In this paper we analyze the sources of process variation that induce interconnect parasitic variations. We present the relatively important ones through the usage of a response surface model (RSM). It was found that, in addition to metal thickness and width variation, damaged dielectric regions on the side of the metal lines are important contributions to cross-talk. We demonstrate the importance of accounting for the correlation between parameters for a given interconnect line such as interconnect line resistance and thickness. Finally we present a Monte Carlo (MC) methodology based on the RSM which can significantly reduce separation of corners and lead to tighter product specs and hence smaller die area and lower power. |
doi_str_mv | 10.1109/SOCC.2006.283898 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_4063067</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>4063067</ieee_id><sourcerecordid>4063067</sourcerecordid><originalsourceid>FETCH-LOGICAL-i175t-60e9cf9544a631b887f4dc5d1523fbbed8b373ddfc33aa69c1d5932da39367e13</originalsourceid><addsrcrecordid>eNpFjEtLAzEUheMLrLV7wc38gRlvcjN5bAQZqhYKFapuSyaPEqkZSWbTf2-pimdz4Hwfh5AbCg2loO_Wq65rGIBomEKl1Qm5AqkAtVRMnpIJo4LXVII4-wdUn_8BIcUlmZXyAYfwliOwCbmfh-DtWKohVIs0-myHlA5D9ZIH60up3k2OZoxDOiipWsdtMrujuc1x3F-Ti2B2xc9-e0reHuev3XO9XD0tuodlHalsx1qA1zbolnMjkPZKycCdbR1tGYa-9071KNG5YBGNEdpS12pkzqBGIT3FKbn9-Y3e-81Xjp8m7zccBIKQ-A19akzv</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Effects of Interconnect Process Variations on Signal Integrity</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Demircan, E.</creator><creatorcontrib>Demircan, E.</creatorcontrib><description>With the development of new sub micron very large scale integration (VLSI) technologies the importance of interconnect parasitics on delay and noise has been in an ever increasing trend [1]. Consequently, the variations in interconnect parameters have a larger impact on final timing and functional yield of the product. Therefore, it is necessary to handle process variations as accurately as possible in layout parasitic extraction (LPE), static timing (ST) and signal integrity (SI) in deep sub-micron designs. In this paper we analyze the sources of process variation that induce interconnect parasitic variations. We present the relatively important ones through the usage of a response surface model (RSM). It was found that, in addition to metal thickness and width variation, damaged dielectric regions on the side of the metal lines are important contributions to cross-talk. We demonstrate the importance of accounting for the correlation between parameters for a given interconnect line such as interconnect line resistance and thickness. Finally we present a Monte Carlo (MC) methodology based on the RSM which can significantly reduce separation of corners and lead to tighter product specs and hence smaller die area and lower power.</description><identifier>ISSN: 2164-1676</identifier><identifier>ISBN: 0780397819</identifier><identifier>ISBN: 9780780397811</identifier><identifier>EISSN: 2164-1706</identifier><identifier>EISBN: 0780397827</identifier><identifier>EISBN: 9780780397828</identifier><identifier>DOI: 10.1109/SOCC.2006.283898</identifier><language>eng</language><publisher>IEEE</publisher><subject>Crosstalk ; Delay ; Dielectrics ; Monte Carlo methods ; Response surface methodology ; Signal design ; Signal processing ; Surface resistance ; Timing ; Very large scale integration</subject><ispartof>2006 IEEE International SOC Conference, 2006, p.281-284</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/4063067$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,27925,54920</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/4063067$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Demircan, E.</creatorcontrib><title>Effects of Interconnect Process Variations on Signal Integrity</title><title>2006 IEEE International SOC Conference</title><addtitle>SOCC</addtitle><description>With the development of new sub micron very large scale integration (VLSI) technologies the importance of interconnect parasitics on delay and noise has been in an ever increasing trend [1]. Consequently, the variations in interconnect parameters have a larger impact on final timing and functional yield of the product. Therefore, it is necessary to handle process variations as accurately as possible in layout parasitic extraction (LPE), static timing (ST) and signal integrity (SI) in deep sub-micron designs. In this paper we analyze the sources of process variation that induce interconnect parasitic variations. We present the relatively important ones through the usage of a response surface model (RSM). It was found that, in addition to metal thickness and width variation, damaged dielectric regions on the side of the metal lines are important contributions to cross-talk. We demonstrate the importance of accounting for the correlation between parameters for a given interconnect line such as interconnect line resistance and thickness. Finally we present a Monte Carlo (MC) methodology based on the RSM which can significantly reduce separation of corners and lead to tighter product specs and hence smaller die area and lower power.</description><subject>Crosstalk</subject><subject>Delay</subject><subject>Dielectrics</subject><subject>Monte Carlo methods</subject><subject>Response surface methodology</subject><subject>Signal design</subject><subject>Signal processing</subject><subject>Surface resistance</subject><subject>Timing</subject><subject>Very large scale integration</subject><issn>2164-1676</issn><issn>2164-1706</issn><isbn>0780397819</isbn><isbn>9780780397811</isbn><isbn>0780397827</isbn><isbn>9780780397828</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2006</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNpFjEtLAzEUheMLrLV7wc38gRlvcjN5bAQZqhYKFapuSyaPEqkZSWbTf2-pimdz4Hwfh5AbCg2loO_Wq65rGIBomEKl1Qm5AqkAtVRMnpIJo4LXVII4-wdUn_8BIcUlmZXyAYfwliOwCbmfh-DtWKohVIs0-myHlA5D9ZIH60up3k2OZoxDOiipWsdtMrujuc1x3F-Ti2B2xc9-e0reHuev3XO9XD0tuodlHalsx1qA1zbolnMjkPZKycCdbR1tGYa-9071KNG5YBGNEdpS12pkzqBGIT3FKbn9-Y3e-81Xjp8m7zccBIKQ-A19akzv</recordid><startdate>200609</startdate><enddate>200609</enddate><creator>Demircan, E.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>200609</creationdate><title>Effects of Interconnect Process Variations on Signal Integrity</title><author>Demircan, E.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i175t-60e9cf9544a631b887f4dc5d1523fbbed8b373ddfc33aa69c1d5932da39367e13</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2006</creationdate><topic>Crosstalk</topic><topic>Delay</topic><topic>Dielectrics</topic><topic>Monte Carlo methods</topic><topic>Response surface methodology</topic><topic>Signal design</topic><topic>Signal processing</topic><topic>Surface resistance</topic><topic>Timing</topic><topic>Very large scale integration</topic><toplevel>online_resources</toplevel><creatorcontrib>Demircan, E.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Demircan, E.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Effects of Interconnect Process Variations on Signal Integrity</atitle><btitle>2006 IEEE International SOC Conference</btitle><stitle>SOCC</stitle><date>2006-09</date><risdate>2006</risdate><spage>281</spage><epage>284</epage><pages>281-284</pages><issn>2164-1676</issn><eissn>2164-1706</eissn><isbn>0780397819</isbn><isbn>9780780397811</isbn><eisbn>0780397827</eisbn><eisbn>9780780397828</eisbn><abstract>With the development of new sub micron very large scale integration (VLSI) technologies the importance of interconnect parasitics on delay and noise has been in an ever increasing trend [1]. Consequently, the variations in interconnect parameters have a larger impact on final timing and functional yield of the product. Therefore, it is necessary to handle process variations as accurately as possible in layout parasitic extraction (LPE), static timing (ST) and signal integrity (SI) in deep sub-micron designs. In this paper we analyze the sources of process variation that induce interconnect parasitic variations. We present the relatively important ones through the usage of a response surface model (RSM). It was found that, in addition to metal thickness and width variation, damaged dielectric regions on the side of the metal lines are important contributions to cross-talk. We demonstrate the importance of accounting for the correlation between parameters for a given interconnect line such as interconnect line resistance and thickness. Finally we present a Monte Carlo (MC) methodology based on the RSM which can significantly reduce separation of corners and lead to tighter product specs and hence smaller die area and lower power.</abstract><pub>IEEE</pub><doi>10.1109/SOCC.2006.283898</doi><tpages>4</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 2164-1676 |
ispartof | 2006 IEEE International SOC Conference, 2006, p.281-284 |
issn | 2164-1676 2164-1706 |
language | eng |
recordid | cdi_ieee_primary_4063067 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | Crosstalk Delay Dielectrics Monte Carlo methods Response surface methodology Signal design Signal processing Surface resistance Timing Very large scale integration |
title | Effects of Interconnect Process Variations on Signal Integrity |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-29T15%3A59%3A19IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Effects%20of%20Interconnect%20Process%20Variations%20on%20Signal%20Integrity&rft.btitle=2006%20IEEE%20International%20SOC%20Conference&rft.au=Demircan,%20E.&rft.date=2006-09&rft.spage=281&rft.epage=284&rft.pages=281-284&rft.issn=2164-1676&rft.eissn=2164-1706&rft.isbn=0780397819&rft.isbn_list=9780780397811&rft_id=info:doi/10.1109/SOCC.2006.283898&rft_dat=%3Cieee_6IE%3E4063067%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=0780397827&rft.eisbn_list=9780780397828&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=4063067&rfr_iscdi=true |