Method for Managing Electromigration in SOC'S When Designing for Both Reliability and Manufacturing

Like design for manufacturing (DFM), design for reliability (DFR) of a chip identifies design features that are potentially vulnerable to various physical effects that can degrade circuit performance. The difference is that DFR attempts to model long-term effects, such as electromigration. Tools ext...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Chow, K., Abercrombie, D., Basel, M.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 102
container_issue
container_start_page 95
container_title
container_volume
creator Chow, K.
Abercrombie, D.
Basel, M.
description Like design for manufacturing (DFM), design for reliability (DFR) of a chip identifies design features that are potentially vulnerable to various physical effects that can degrade circuit performance. The difference is that DFR attempts to model long-term effects, such as electromigration. Tools extract design information (resistances and current densities) and apply the data to simulation tools to estimate the degree of reliability. The weakness in this methodology is that these extraction technologies assume that the "as drawn" feature is a good representation of the "as manufactured" chip. DFM has shown that individual features on the "as manufactured" chip can vary dramatically from the intended layout in both critical dimension and thickness. The technologies developed to identify and characterize these DFM variations need to be incorporated into the DFR tools to accurately predict the long-term life of SoC nanometer designs.
doi_str_mv 10.1109/SOCC.2006.283855
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_4063024</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>4063024</ieee_id><sourcerecordid>4063024</sourcerecordid><originalsourceid>FETCH-LOGICAL-i241t-962d87d49c7fc70a27303b535eb98c99116f390944e477732c81086488625f143</originalsourceid><addsrcrecordid>eNpFTzlPwzAYNZdEKd2RWLwxpXw-4mOEUA6pVSUKYqwcx0mMUgcl7tB_TyJAvOUN79JD6IrAnBDQt5t1ls0pgJhTxVSaHqELkAqYlorKYzShRPCESBAn_wLRp3-CkOIczfr-EwbwlDOgE2RXLtZtgcu2wysTTOVDhReNs7Frd77qTPRtwD7gYfxmgz9qF_CD630VRuOYum9jjV9d403uGx8P2IRirNqXxsZ9N9gu0Vlpmt7NfnmK3h8Xb9lzslw_vWR3y8RTTmKiBS2ULLi2srQSDJUMWJ6y1OVaWa0JESXToDl3XErJqFUElOBKCZqWhLMpuv7p9c657Vfnd6Y7bDmI4Sln31fmV5w</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Method for Managing Electromigration in SOC'S When Designing for Both Reliability and Manufacturing</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Chow, K. ; Abercrombie, D. ; Basel, M.</creator><creatorcontrib>Chow, K. ; Abercrombie, D. ; Basel, M.</creatorcontrib><description>Like design for manufacturing (DFM), design for reliability (DFR) of a chip identifies design features that are potentially vulnerable to various physical effects that can degrade circuit performance. The difference is that DFR attempts to model long-term effects, such as electromigration. Tools extract design information (resistances and current densities) and apply the data to simulation tools to estimate the degree of reliability. The weakness in this methodology is that these extraction technologies assume that the "as drawn" feature is a good representation of the "as manufactured" chip. DFM has shown that individual features on the "as manufactured" chip can vary dramatically from the intended layout in both critical dimension and thickness. The technologies developed to identify and characterize these DFM variations need to be incorporated into the DFR tools to accurately predict the long-term life of SoC nanometer designs.</description><identifier>ISSN: 2164-1676</identifier><identifier>ISBN: 0780397819</identifier><identifier>ISBN: 9780780397811</identifier><identifier>EISSN: 2164-1706</identifier><identifier>EISBN: 0780397827</identifier><identifier>EISBN: 9780780397828</identifier><identifier>DOI: 10.1109/SOCC.2006.283855</identifier><language>eng</language><publisher>IEEE</publisher><subject>Chemical analysis ; Copper ; Current density ; Data mining ; Design for manufacture ; Electromigration ; Foundries ; Integrated circuit interconnections ; Manufacturing processes ; Robustness</subject><ispartof>2006 IEEE International SOC Conference, 2006, p.95-102</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/4063024$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,27925,54920</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/4063024$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Chow, K.</creatorcontrib><creatorcontrib>Abercrombie, D.</creatorcontrib><creatorcontrib>Basel, M.</creatorcontrib><title>Method for Managing Electromigration in SOC'S When Designing for Both Reliability and Manufacturing</title><title>2006 IEEE International SOC Conference</title><addtitle>SOCC</addtitle><description>Like design for manufacturing (DFM), design for reliability (DFR) of a chip identifies design features that are potentially vulnerable to various physical effects that can degrade circuit performance. The difference is that DFR attempts to model long-term effects, such as electromigration. Tools extract design information (resistances and current densities) and apply the data to simulation tools to estimate the degree of reliability. The weakness in this methodology is that these extraction technologies assume that the "as drawn" feature is a good representation of the "as manufactured" chip. DFM has shown that individual features on the "as manufactured" chip can vary dramatically from the intended layout in both critical dimension and thickness. The technologies developed to identify and characterize these DFM variations need to be incorporated into the DFR tools to accurately predict the long-term life of SoC nanometer designs.</description><subject>Chemical analysis</subject><subject>Copper</subject><subject>Current density</subject><subject>Data mining</subject><subject>Design for manufacture</subject><subject>Electromigration</subject><subject>Foundries</subject><subject>Integrated circuit interconnections</subject><subject>Manufacturing processes</subject><subject>Robustness</subject><issn>2164-1676</issn><issn>2164-1706</issn><isbn>0780397819</isbn><isbn>9780780397811</isbn><isbn>0780397827</isbn><isbn>9780780397828</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2006</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNpFTzlPwzAYNZdEKd2RWLwxpXw-4mOEUA6pVSUKYqwcx0mMUgcl7tB_TyJAvOUN79JD6IrAnBDQt5t1ls0pgJhTxVSaHqELkAqYlorKYzShRPCESBAn_wLRp3-CkOIczfr-EwbwlDOgE2RXLtZtgcu2wysTTOVDhReNs7Frd77qTPRtwD7gYfxmgz9qF_CD630VRuOYum9jjV9d403uGx8P2IRirNqXxsZ9N9gu0Vlpmt7NfnmK3h8Xb9lzslw_vWR3y8RTTmKiBS2ULLi2srQSDJUMWJ6y1OVaWa0JESXToDl3XErJqFUElOBKCZqWhLMpuv7p9c657Vfnd6Y7bDmI4Sln31fmV5w</recordid><startdate>200609</startdate><enddate>200609</enddate><creator>Chow, K.</creator><creator>Abercrombie, D.</creator><creator>Basel, M.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>200609</creationdate><title>Method for Managing Electromigration in SOC'S When Designing for Both Reliability and Manufacturing</title><author>Chow, K. ; Abercrombie, D. ; Basel, M.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i241t-962d87d49c7fc70a27303b535eb98c99116f390944e477732c81086488625f143</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2006</creationdate><topic>Chemical analysis</topic><topic>Copper</topic><topic>Current density</topic><topic>Data mining</topic><topic>Design for manufacture</topic><topic>Electromigration</topic><topic>Foundries</topic><topic>Integrated circuit interconnections</topic><topic>Manufacturing processes</topic><topic>Robustness</topic><toplevel>online_resources</toplevel><creatorcontrib>Chow, K.</creatorcontrib><creatorcontrib>Abercrombie, D.</creatorcontrib><creatorcontrib>Basel, M.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Chow, K.</au><au>Abercrombie, D.</au><au>Basel, M.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Method for Managing Electromigration in SOC'S When Designing for Both Reliability and Manufacturing</atitle><btitle>2006 IEEE International SOC Conference</btitle><stitle>SOCC</stitle><date>2006-09</date><risdate>2006</risdate><spage>95</spage><epage>102</epage><pages>95-102</pages><issn>2164-1676</issn><eissn>2164-1706</eissn><isbn>0780397819</isbn><isbn>9780780397811</isbn><eisbn>0780397827</eisbn><eisbn>9780780397828</eisbn><abstract>Like design for manufacturing (DFM), design for reliability (DFR) of a chip identifies design features that are potentially vulnerable to various physical effects that can degrade circuit performance. The difference is that DFR attempts to model long-term effects, such as electromigration. Tools extract design information (resistances and current densities) and apply the data to simulation tools to estimate the degree of reliability. The weakness in this methodology is that these extraction technologies assume that the "as drawn" feature is a good representation of the "as manufactured" chip. DFM has shown that individual features on the "as manufactured" chip can vary dramatically from the intended layout in both critical dimension and thickness. The technologies developed to identify and characterize these DFM variations need to be incorporated into the DFR tools to accurately predict the long-term life of SoC nanometer designs.</abstract><pub>IEEE</pub><doi>10.1109/SOCC.2006.283855</doi><tpages>8</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 2164-1676
ispartof 2006 IEEE International SOC Conference, 2006, p.95-102
issn 2164-1676
2164-1706
language eng
recordid cdi_ieee_primary_4063024
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Chemical analysis
Copper
Current density
Data mining
Design for manufacture
Electromigration
Foundries
Integrated circuit interconnections
Manufacturing processes
Robustness
title Method for Managing Electromigration in SOC'S When Designing for Both Reliability and Manufacturing
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-19T08%3A09%3A42IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Method%20for%20Managing%20Electromigration%20in%20SOC'S%20When%20Designing%20for%20Both%20Reliability%20and%20Manufacturing&rft.btitle=2006%20IEEE%20International%20SOC%20Conference&rft.au=Chow,%20K.&rft.date=2006-09&rft.spage=95&rft.epage=102&rft.pages=95-102&rft.issn=2164-1676&rft.eissn=2164-1706&rft.isbn=0780397819&rft.isbn_list=9780780397811&rft_id=info:doi/10.1109/SOCC.2006.283855&rft_dat=%3Cieee_6IE%3E4063024%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=0780397827&rft.eisbn_list=9780780397828&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=4063024&rfr_iscdi=true