Modeling of glitch effects in FPGA based arithmetic circuits

One of the requirements when using high-level power optimization techniques is the ability to estimate circuit power consumption quickly. Bit-level estimation techniques which take into account the glitch activity in a circuit take too long to provide power estimates. In this paper we present a nove...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Gaffar, A.A., Clarke, J.A., Constantinides, G.A.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 352
container_issue
container_start_page 349
container_title
container_volume
creator Gaffar, A.A.
Clarke, J.A.
Constantinides, G.A.
description One of the requirements when using high-level power optimization techniques is the ability to estimate circuit power consumption quickly. Bit-level estimation techniques which take into account the glitch activity in a circuit take too long to provide power estimates. In this paper we present a novel method which can provide fast estimates for the logic and intra-routing power consumption in digital circuits whilst taking into account the glitch activity but relying purely on the word-level statistics of the signals. The proposed method models the propagation of glitch activity in signals through the arithmetic components in circuits, and using this information estimates the logic and intra-routing power consumption. For arithmetic circuits implemented on FPGAs we demonstrate that previous macro-model based power estimation techniques consistently under-estimate the power consumption by up to 20 times, whilst this work can provide estimates to within a mean relative error of 30% compared to low-level power estimation
doi_str_mv 10.1109/FPT.2006.270345
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_4042467</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>4042467</ieee_id><sourcerecordid>4042467</sourcerecordid><originalsourceid>FETCH-LOGICAL-i282t-f075174190e5e0495c1d6d1cbccae94176ef19f3676c83986a29d97442120e213</originalsourceid><addsrcrecordid>eNo1jU1LAzEURSMiqO2sXbjJH5jx5WOSeeCmFKcKlXZR1yXNvLSRaSuTuPDfO2C9XDjczbmMPQiohAB8atebSgKYSlpQur5iBdoGxiq0EtU1u_8fjbxlRUqfMEahthrv2PP7uaM-nvb8HPi-j9kfOIVAPiceT7xdL2Z85xJ13A0xH46Uo-c-Dv475jRlN8H1iYoLJ-yjfdnMX8vlavE2ny3LOH7mMoCthdUCgWoCjbUXnemE33nvCLWwhoLAoIw1vlHYGCexQ6u1FBJICjVhj3_eSETbryEe3fCz1aClNlb9Ak76Rt8</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Modeling of glitch effects in FPGA based arithmetic circuits</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Gaffar, A.A. ; Clarke, J.A. ; Constantinides, G.A.</creator><creatorcontrib>Gaffar, A.A. ; Clarke, J.A. ; Constantinides, G.A.</creatorcontrib><description>One of the requirements when using high-level power optimization techniques is the ability to estimate circuit power consumption quickly. Bit-level estimation techniques which take into account the glitch activity in a circuit take too long to provide power estimates. In this paper we present a novel method which can provide fast estimates for the logic and intra-routing power consumption in digital circuits whilst taking into account the glitch activity but relying purely on the word-level statistics of the signals. The proposed method models the propagation of glitch activity in signals through the arithmetic components in circuits, and using this information estimates the logic and intra-routing power consumption. For arithmetic circuits implemented on FPGAs we demonstrate that previous macro-model based power estimation techniques consistently under-estimate the power consumption by up to 20 times, whilst this work can provide estimates to within a mean relative error of 30% compared to low-level power estimation</description><identifier>ISBN: 0780397282</identifier><identifier>ISBN: 9780780397286</identifier><identifier>EISBN: 9780780397293</identifier><identifier>EISBN: 0780397290</identifier><identifier>DOI: 10.1109/FPT.2006.270345</identifier><language>eng</language><publisher>IEEE</publisher><subject>Arithmetic ; Capacitance ; Costs ; Digital circuits ; Educational institutions ; Energy consumption ; Field programmable gate arrays ; Logic circuits ; Logic devices ; Power engineering and energy</subject><ispartof>2006 IEEE International Conference on Field Programmable Technology, , p.349-352</ispartof><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/4042467$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,27925,54920</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/4042467$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Gaffar, A.A.</creatorcontrib><creatorcontrib>Clarke, J.A.</creatorcontrib><creatorcontrib>Constantinides, G.A.</creatorcontrib><title>Modeling of glitch effects in FPGA based arithmetic circuits</title><title>2006 IEEE International Conference on Field Programmable Technology</title><addtitle>FPT</addtitle><description>One of the requirements when using high-level power optimization techniques is the ability to estimate circuit power consumption quickly. Bit-level estimation techniques which take into account the glitch activity in a circuit take too long to provide power estimates. In this paper we present a novel method which can provide fast estimates for the logic and intra-routing power consumption in digital circuits whilst taking into account the glitch activity but relying purely on the word-level statistics of the signals. The proposed method models the propagation of glitch activity in signals through the arithmetic components in circuits, and using this information estimates the logic and intra-routing power consumption. For arithmetic circuits implemented on FPGAs we demonstrate that previous macro-model based power estimation techniques consistently under-estimate the power consumption by up to 20 times, whilst this work can provide estimates to within a mean relative error of 30% compared to low-level power estimation</description><subject>Arithmetic</subject><subject>Capacitance</subject><subject>Costs</subject><subject>Digital circuits</subject><subject>Educational institutions</subject><subject>Energy consumption</subject><subject>Field programmable gate arrays</subject><subject>Logic circuits</subject><subject>Logic devices</subject><subject>Power engineering and energy</subject><isbn>0780397282</isbn><isbn>9780780397286</isbn><isbn>9780780397293</isbn><isbn>0780397290</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNo1jU1LAzEURSMiqO2sXbjJH5jx5WOSeeCmFKcKlXZR1yXNvLSRaSuTuPDfO2C9XDjczbmMPQiohAB8atebSgKYSlpQur5iBdoGxiq0EtU1u_8fjbxlRUqfMEahthrv2PP7uaM-nvb8HPi-j9kfOIVAPiceT7xdL2Z85xJ13A0xH46Uo-c-Dv475jRlN8H1iYoLJ-yjfdnMX8vlavE2ny3LOH7mMoCthdUCgWoCjbUXnemE33nvCLWwhoLAoIw1vlHYGCexQ6u1FBJICjVhj3_eSETbryEe3fCz1aClNlb9Ak76Rt8</recordid><creator>Gaffar, A.A.</creator><creator>Clarke, J.A.</creator><creator>Constantinides, G.A.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><title>Modeling of glitch effects in FPGA based arithmetic circuits</title><author>Gaffar, A.A. ; Clarke, J.A. ; Constantinides, G.A.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i282t-f075174190e5e0495c1d6d1cbccae94176ef19f3676c83986a29d97442120e213</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><topic>Arithmetic</topic><topic>Capacitance</topic><topic>Costs</topic><topic>Digital circuits</topic><topic>Educational institutions</topic><topic>Energy consumption</topic><topic>Field programmable gate arrays</topic><topic>Logic circuits</topic><topic>Logic devices</topic><topic>Power engineering and energy</topic><toplevel>online_resources</toplevel><creatorcontrib>Gaffar, A.A.</creatorcontrib><creatorcontrib>Clarke, J.A.</creatorcontrib><creatorcontrib>Constantinides, G.A.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Gaffar, A.A.</au><au>Clarke, J.A.</au><au>Constantinides, G.A.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Modeling of glitch effects in FPGA based arithmetic circuits</atitle><btitle>2006 IEEE International Conference on Field Programmable Technology</btitle><stitle>FPT</stitle><spage>349</spage><epage>352</epage><pages>349-352</pages><isbn>0780397282</isbn><isbn>9780780397286</isbn><eisbn>9780780397293</eisbn><eisbn>0780397290</eisbn><abstract>One of the requirements when using high-level power optimization techniques is the ability to estimate circuit power consumption quickly. Bit-level estimation techniques which take into account the glitch activity in a circuit take too long to provide power estimates. In this paper we present a novel method which can provide fast estimates for the logic and intra-routing power consumption in digital circuits whilst taking into account the glitch activity but relying purely on the word-level statistics of the signals. The proposed method models the propagation of glitch activity in signals through the arithmetic components in circuits, and using this information estimates the logic and intra-routing power consumption. For arithmetic circuits implemented on FPGAs we demonstrate that previous macro-model based power estimation techniques consistently under-estimate the power consumption by up to 20 times, whilst this work can provide estimates to within a mean relative error of 30% compared to low-level power estimation</abstract><pub>IEEE</pub><doi>10.1109/FPT.2006.270345</doi><tpages>4</tpages><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier ISBN: 0780397282
ispartof 2006 IEEE International Conference on Field Programmable Technology, , p.349-352
issn
language eng
recordid cdi_ieee_primary_4042467
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Arithmetic
Capacitance
Costs
Digital circuits
Educational institutions
Energy consumption
Field programmable gate arrays
Logic circuits
Logic devices
Power engineering and energy
title Modeling of glitch effects in FPGA based arithmetic circuits
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-18T23%3A47%3A35IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Modeling%20of%20glitch%20effects%20in%20FPGA%20based%20arithmetic%20circuits&rft.btitle=2006%20IEEE%20International%20Conference%20on%20Field%20Programmable%20Technology&rft.au=Gaffar,%20A.A.&rft.spage=349&rft.epage=352&rft.pages=349-352&rft.isbn=0780397282&rft.isbn_list=9780780397286&rft_id=info:doi/10.1109/FPT.2006.270345&rft_dat=%3Cieee_6IE%3E4042467%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&rft.eisbn=9780780397293&rft.eisbn_list=0780397290&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=4042467&rfr_iscdi=true