Rapid and accurate timing simulation of radiation-hardened digital microelectronics using VHDL

The development of a fast, yet accurate, timing simulation capability based on VHSIC Hardware Description Language (VHDL) without the use of back annotation of timing delay information is presented. This simulator is intended, primarily, for use with radiation-hardened microelectronic circuits in si...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Brothers, C.P., Mehalic, M.A.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 385 vol.1
container_issue
container_start_page 378
container_title
container_volume
creator Brothers, C.P.
Mehalic, M.A.
description The development of a fast, yet accurate, timing simulation capability based on VHSIC Hardware Description Language (VHDL) without the use of back annotation of timing delay information is presented. This simulator is intended, primarily, for use with radiation-hardened microelectronic circuits in simulating timing of circuit operation in the pre-radiation and post-radiation environment. Additionally, this simulator works well, using simplified models, for conducting timing estimates of circuit operation in cases where radiation effects are not a concern. Development of the timing models used in the VHDL timing simulator are presented. The timing models are based on a gate output drive capability being represented as an equivalent drive resistance. The loads of the driving gate and the input gates are correspondingly represented by equivalent capacitance values. The resultant gate delays are calculated from the drive resistance and the combined load capacitances. The implementation of the timing models are incorporated into a VHDL library composed of logic gates, latches, and flip-flops. Simulations of circuits were run in SPICE and VHDL to assess the timing accuracy and simulation run time of the VHDL-based timing simulator versus SPICE, and results are presented. Final evaluation of the simulator included testing of a microprocessor control unit. In all cases, the VHDL-based simulation runs over two orders of magnitude quicker than the equivalent SPICE simulation. In the pre- and post-radiation environment, accuracy estimates are usually within five percent and always within 12 percent.< >
doi_str_mv 10.1109/NAECON.1994.332981
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_332981</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>332981</ieee_id><sourcerecordid>332981</sourcerecordid><originalsourceid>FETCH-LOGICAL-i148t-3603dda71556534ffba2b18586e11d697c3326a47e69b16638b8ac527bd3d9173</originalsourceid><addsrcrecordid>eNotUM1KAzEYDIig1r5AT3mBXfM1m2xyLGu1hdKCqEfLt0m2frI_JdkefHurdWAY5jADM4zNQOQAwj5sF8tqt83B2iKXcm4NXLE7URohwVipbtg0pS9xRqGEsfqWfbzgkTzH_kznThHHwEfqqD_wRN2pxZGGng8Nj-jpz2SfGH3og-eeDjRiyztycQhtcGMcenKJn9Jv_n31uLln1w22KUz_dcLenpav1Srb7J7X1WKTERRmzKQW0nssQSmtZNE0Nc5rMMroAOC1Ld15jMaiDNrWoLU0tUGn5mXtpbdQygmbXXophLA_Ruowfu8vD8gfqsRShA</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Rapid and accurate timing simulation of radiation-hardened digital microelectronics using VHDL</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Brothers, C.P. ; Mehalic, M.A.</creator><creatorcontrib>Brothers, C.P. ; Mehalic, M.A.</creatorcontrib><description>The development of a fast, yet accurate, timing simulation capability based on VHSIC Hardware Description Language (VHDL) without the use of back annotation of timing delay information is presented. This simulator is intended, primarily, for use with radiation-hardened microelectronic circuits in simulating timing of circuit operation in the pre-radiation and post-radiation environment. Additionally, this simulator works well, using simplified models, for conducting timing estimates of circuit operation in cases where radiation effects are not a concern. Development of the timing models used in the VHDL timing simulator are presented. The timing models are based on a gate output drive capability being represented as an equivalent drive resistance. The loads of the driving gate and the input gates are correspondingly represented by equivalent capacitance values. The resultant gate delays are calculated from the drive resistance and the combined load capacitances. The implementation of the timing models are incorporated into a VHDL library composed of logic gates, latches, and flip-flops. Simulations of circuits were run in SPICE and VHDL to assess the timing accuracy and simulation run time of the VHDL-based timing simulator versus SPICE, and results are presented. Final evaluation of the simulator included testing of a microprocessor control unit. In all cases, the VHDL-based simulation runs over two orders of magnitude quicker than the equivalent SPICE simulation. In the pre- and post-radiation environment, accuracy estimates are usually within five percent and always within 12 percent.&lt; &gt;</description><identifier>ISBN: 0780318935</identifier><identifier>ISBN: 9780780318939</identifier><identifier>DOI: 10.1109/NAECON.1994.332981</identifier><language>eng</language><publisher>IEEE</publisher><subject>Capacitance ; Circuit simulation ; Delay ; Hardware design languages ; Libraries ; Microelectronics ; Radiation effects ; SPICE ; Timing ; Very high speed integrated circuits</subject><ispartof>Proceedings of National Aerospace and Electronics Conference (NAECON'94), 1994, p.378-385 vol.1</ispartof><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/332981$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,777,781,786,787,2052,4036,4037,27906,54901</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/332981$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Brothers, C.P.</creatorcontrib><creatorcontrib>Mehalic, M.A.</creatorcontrib><title>Rapid and accurate timing simulation of radiation-hardened digital microelectronics using VHDL</title><title>Proceedings of National Aerospace and Electronics Conference (NAECON'94)</title><addtitle>NAECON</addtitle><description>The development of a fast, yet accurate, timing simulation capability based on VHSIC Hardware Description Language (VHDL) without the use of back annotation of timing delay information is presented. This simulator is intended, primarily, for use with radiation-hardened microelectronic circuits in simulating timing of circuit operation in the pre-radiation and post-radiation environment. Additionally, this simulator works well, using simplified models, for conducting timing estimates of circuit operation in cases where radiation effects are not a concern. Development of the timing models used in the VHDL timing simulator are presented. The timing models are based on a gate output drive capability being represented as an equivalent drive resistance. The loads of the driving gate and the input gates are correspondingly represented by equivalent capacitance values. The resultant gate delays are calculated from the drive resistance and the combined load capacitances. The implementation of the timing models are incorporated into a VHDL library composed of logic gates, latches, and flip-flops. Simulations of circuits were run in SPICE and VHDL to assess the timing accuracy and simulation run time of the VHDL-based timing simulator versus SPICE, and results are presented. Final evaluation of the simulator included testing of a microprocessor control unit. In all cases, the VHDL-based simulation runs over two orders of magnitude quicker than the equivalent SPICE simulation. In the pre- and post-radiation environment, accuracy estimates are usually within five percent and always within 12 percent.&lt; &gt;</description><subject>Capacitance</subject><subject>Circuit simulation</subject><subject>Delay</subject><subject>Hardware design languages</subject><subject>Libraries</subject><subject>Microelectronics</subject><subject>Radiation effects</subject><subject>SPICE</subject><subject>Timing</subject><subject>Very high speed integrated circuits</subject><isbn>0780318935</isbn><isbn>9780780318939</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>1994</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNotUM1KAzEYDIig1r5AT3mBXfM1m2xyLGu1hdKCqEfLt0m2frI_JdkefHurdWAY5jADM4zNQOQAwj5sF8tqt83B2iKXcm4NXLE7URohwVipbtg0pS9xRqGEsfqWfbzgkTzH_kznThHHwEfqqD_wRN2pxZGGng8Nj-jpz2SfGH3og-eeDjRiyztycQhtcGMcenKJn9Jv_n31uLln1w22KUz_dcLenpav1Srb7J7X1WKTERRmzKQW0nssQSmtZNE0Nc5rMMroAOC1Ld15jMaiDNrWoLU0tUGn5mXtpbdQygmbXXophLA_Ruowfu8vD8gfqsRShA</recordid><startdate>1994</startdate><enddate>1994</enddate><creator>Brothers, C.P.</creator><creator>Mehalic, M.A.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>1994</creationdate><title>Rapid and accurate timing simulation of radiation-hardened digital microelectronics using VHDL</title><author>Brothers, C.P. ; Mehalic, M.A.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i148t-3603dda71556534ffba2b18586e11d697c3326a47e69b16638b8ac527bd3d9173</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>1994</creationdate><topic>Capacitance</topic><topic>Circuit simulation</topic><topic>Delay</topic><topic>Hardware design languages</topic><topic>Libraries</topic><topic>Microelectronics</topic><topic>Radiation effects</topic><topic>SPICE</topic><topic>Timing</topic><topic>Very high speed integrated circuits</topic><toplevel>online_resources</toplevel><creatorcontrib>Brothers, C.P.</creatorcontrib><creatorcontrib>Mehalic, M.A.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Brothers, C.P.</au><au>Mehalic, M.A.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Rapid and accurate timing simulation of radiation-hardened digital microelectronics using VHDL</atitle><btitle>Proceedings of National Aerospace and Electronics Conference (NAECON'94)</btitle><stitle>NAECON</stitle><date>1994</date><risdate>1994</risdate><spage>378</spage><epage>385 vol.1</epage><pages>378-385 vol.1</pages><isbn>0780318935</isbn><isbn>9780780318939</isbn><abstract>The development of a fast, yet accurate, timing simulation capability based on VHSIC Hardware Description Language (VHDL) without the use of back annotation of timing delay information is presented. This simulator is intended, primarily, for use with radiation-hardened microelectronic circuits in simulating timing of circuit operation in the pre-radiation and post-radiation environment. Additionally, this simulator works well, using simplified models, for conducting timing estimates of circuit operation in cases where radiation effects are not a concern. Development of the timing models used in the VHDL timing simulator are presented. The timing models are based on a gate output drive capability being represented as an equivalent drive resistance. The loads of the driving gate and the input gates are correspondingly represented by equivalent capacitance values. The resultant gate delays are calculated from the drive resistance and the combined load capacitances. The implementation of the timing models are incorporated into a VHDL library composed of logic gates, latches, and flip-flops. Simulations of circuits were run in SPICE and VHDL to assess the timing accuracy and simulation run time of the VHDL-based timing simulator versus SPICE, and results are presented. Final evaluation of the simulator included testing of a microprocessor control unit. In all cases, the VHDL-based simulation runs over two orders of magnitude quicker than the equivalent SPICE simulation. In the pre- and post-radiation environment, accuracy estimates are usually within five percent and always within 12 percent.&lt; &gt;</abstract><pub>IEEE</pub><doi>10.1109/NAECON.1994.332981</doi><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier ISBN: 0780318935
ispartof Proceedings of National Aerospace and Electronics Conference (NAECON'94), 1994, p.378-385 vol.1
issn
language eng
recordid cdi_ieee_primary_332981
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Capacitance
Circuit simulation
Delay
Hardware design languages
Libraries
Microelectronics
Radiation effects
SPICE
Timing
Very high speed integrated circuits
title Rapid and accurate timing simulation of radiation-hardened digital microelectronics using VHDL
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-18T08%3A21%3A54IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Rapid%20and%20accurate%20timing%20simulation%20of%20radiation-hardened%20digital%20microelectronics%20using%20VHDL&rft.btitle=Proceedings%20of%20National%20Aerospace%20and%20Electronics%20Conference%20(NAECON'94)&rft.au=Brothers,%20C.P.&rft.date=1994&rft.spage=378&rft.epage=385%20vol.1&rft.pages=378-385%20vol.1&rft.isbn=0780318935&rft.isbn_list=9780780318939&rft_id=info:doi/10.1109/NAECON.1994.332981&rft_dat=%3Cieee_6IE%3E332981%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=332981&rfr_iscdi=true