An Area-Efficient Variable Length Decoder IP Core Design for MPEG- hbox 1/2/4Video Coding Applications

This paper proposes an area-efficient variable length decoder (VLD) IP core design for MPEG-1/2/4 video coding applications. The proposed IP core exploits the parallel numerical matching in the MPEG-1/2/4 entropy decoding to achieve high data throughput rate in terms of limited hardware cost. This f...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on circuits and systems for video technology 2006-09, Vol.16 (9), p.1172-1178
Hauptverfasser: Chih-Da Chien, Keng-Po Lu, Yu-Min Chen, Jiun-In Guo, Yuan-Sun Chu, Ching-Lung Su
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 1178
container_issue 9
container_start_page 1172
container_title IEEE transactions on circuits and systems for video technology
container_volume 16
creator Chih-Da Chien
Keng-Po Lu
Yu-Min Chen
Jiun-In Guo
Yuan-Sun Chu
Ching-Lung Su
description This paper proposes an area-efficient variable length decoder (VLD) IP core design for MPEG-1/2/4 video coding applications. The proposed IP core exploits the parallel numerical matching in the MPEG-1/2/4 entropy decoding to achieve high data throughput rate in terms of limited hardware cost. This feature not only improves the performance of VLD, but also facilitates reducing the power consumption through lowering down the supply voltage while maintaining enough data throughput rate. Moreover, we propose a partial combinational component enabling approach for minimizing the power consumption of the proposed design. Based on 0.18-mum CMOS technology, the implementation results show that the proposed IP core operates at 125-MHz clock frequency with the cost of 13 105 gates. In addition, the power consumption of the proposed design reaches 163.4 muW operated at 12.5 MHz with 0.9-V supply voltage, which is fast enough for MPEG-1/2/4 real-time decoding on 4CIF video@30 Hz. Compared to the existing designs, the proposed IP core possesses both higher data throughput and less hardware cost
doi_str_mv 10.1109/TCSVT.2006.881873
format Article
fullrecord <record><control><sourceid>ieee_RIE</sourceid><recordid>TN_cdi_ieee_primary_1705490</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>1705490</ieee_id><sourcerecordid>1705490</sourcerecordid><originalsourceid>FETCH-ieee_primary_17054903</originalsourceid><addsrcrecordid>eNp9is1KxDAURoMoOP48gLi5L5A2N9PYzLLU-gMKA5Zuh0x704nUpCRd6NvbhWtX3zmcj7E7FBmi2OVt_dG1mRTiIdMadbk9YxtUSnMphTpfWSjkWqK6ZFcpfQqBhS7KDbOVhyqS4Y21rnfkF-hMdOY4EbyRH5cTPFIfBorwuoc6RFo9udGDDRHe980zh9MxfAPmMi86N1BYX4PzI1TzPLneLC74dMMurJkS3f7tNbt_atr6hTsiOszRfZn4c8BSqGIntv_XX71QRM4</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>An Area-Efficient Variable Length Decoder IP Core Design for MPEG- hbox 1/2/4Video Coding Applications</title><source>IEEE Electronic Library (IEL)</source><creator>Chih-Da Chien ; Keng-Po Lu ; Yu-Min Chen ; Jiun-In Guo ; Yuan-Sun Chu ; Ching-Lung Su</creator><creatorcontrib>Chih-Da Chien ; Keng-Po Lu ; Yu-Min Chen ; Jiun-In Guo ; Yuan-Sun Chu ; Ching-Lung Su</creatorcontrib><description>This paper proposes an area-efficient variable length decoder (VLD) IP core design for MPEG-1/2/4 video coding applications. The proposed IP core exploits the parallel numerical matching in the MPEG-1/2/4 entropy decoding to achieve high data throughput rate in terms of limited hardware cost. This feature not only improves the performance of VLD, but also facilitates reducing the power consumption through lowering down the supply voltage while maintaining enough data throughput rate. Moreover, we propose a partial combinational component enabling approach for minimizing the power consumption of the proposed design. Based on 0.18-mum CMOS technology, the implementation results show that the proposed IP core operates at 125-MHz clock frequency with the cost of 13 105 gates. In addition, the power consumption of the proposed design reaches 163.4 muW operated at 12.5 MHz with 0.9-V supply voltage, which is fast enough for MPEG-1/2/4 real-time decoding on 4CIF video@30 Hz. Compared to the existing designs, the proposed IP core possesses both higher data throughput and less hardware cost</description><identifier>ISSN: 1051-8215</identifier><identifier>EISSN: 1558-2205</identifier><identifier>DOI: 10.1109/TCSVT.2006.881873</identifier><identifier>CODEN: ITCTEM</identifier><language>eng</language><publisher>IEEE</publisher><subject>Clocks ; CMOS technology ; Costs ; Decoding ; Energy consumption ; Entropy ; Hardware ; Low-power design ; MPEG ; Throughput ; variable length decoder (VLD) ; Video coding ; Voltage</subject><ispartof>IEEE transactions on circuits and systems for video technology, 2006-09, Vol.16 (9), p.1172-1178</ispartof><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/1705490$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>314,780,784,796,27923,27924,54757</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/1705490$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Chih-Da Chien</creatorcontrib><creatorcontrib>Keng-Po Lu</creatorcontrib><creatorcontrib>Yu-Min Chen</creatorcontrib><creatorcontrib>Jiun-In Guo</creatorcontrib><creatorcontrib>Yuan-Sun Chu</creatorcontrib><creatorcontrib>Ching-Lung Su</creatorcontrib><title>An Area-Efficient Variable Length Decoder IP Core Design for MPEG- hbox 1/2/4Video Coding Applications</title><title>IEEE transactions on circuits and systems for video technology</title><addtitle>TCSVT</addtitle><description>This paper proposes an area-efficient variable length decoder (VLD) IP core design for MPEG-1/2/4 video coding applications. The proposed IP core exploits the parallel numerical matching in the MPEG-1/2/4 entropy decoding to achieve high data throughput rate in terms of limited hardware cost. This feature not only improves the performance of VLD, but also facilitates reducing the power consumption through lowering down the supply voltage while maintaining enough data throughput rate. Moreover, we propose a partial combinational component enabling approach for minimizing the power consumption of the proposed design. Based on 0.18-mum CMOS technology, the implementation results show that the proposed IP core operates at 125-MHz clock frequency with the cost of 13 105 gates. In addition, the power consumption of the proposed design reaches 163.4 muW operated at 12.5 MHz with 0.9-V supply voltage, which is fast enough for MPEG-1/2/4 real-time decoding on 4CIF video@30 Hz. Compared to the existing designs, the proposed IP core possesses both higher data throughput and less hardware cost</description><subject>Clocks</subject><subject>CMOS technology</subject><subject>Costs</subject><subject>Decoding</subject><subject>Energy consumption</subject><subject>Entropy</subject><subject>Hardware</subject><subject>Low-power design</subject><subject>MPEG</subject><subject>Throughput</subject><subject>variable length decoder (VLD)</subject><subject>Video coding</subject><subject>Voltage</subject><issn>1051-8215</issn><issn>1558-2205</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2006</creationdate><recordtype>article</recordtype><sourceid>RIE</sourceid><recordid>eNp9is1KxDAURoMoOP48gLi5L5A2N9PYzLLU-gMKA5Zuh0x704nUpCRd6NvbhWtX3zmcj7E7FBmi2OVt_dG1mRTiIdMadbk9YxtUSnMphTpfWSjkWqK6ZFcpfQqBhS7KDbOVhyqS4Y21rnfkF-hMdOY4EbyRH5cTPFIfBorwuoc6RFo9udGDDRHe980zh9MxfAPmMi86N1BYX4PzI1TzPLneLC74dMMurJkS3f7tNbt_atr6hTsiOszRfZn4c8BSqGIntv_XX71QRM4</recordid><startdate>200609</startdate><enddate>200609</enddate><creator>Chih-Da Chien</creator><creator>Keng-Po Lu</creator><creator>Yu-Min Chen</creator><creator>Jiun-In Guo</creator><creator>Yuan-Sun Chu</creator><creator>Ching-Lung Su</creator><general>IEEE</general><scope>97E</scope><scope>RIA</scope><scope>RIE</scope></search><sort><creationdate>200609</creationdate><title>An Area-Efficient Variable Length Decoder IP Core Design for MPEG- hbox 1/2/4Video Coding Applications</title><author>Chih-Da Chien ; Keng-Po Lu ; Yu-Min Chen ; Jiun-In Guo ; Yuan-Sun Chu ; Ching-Lung Su</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-ieee_primary_17054903</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2006</creationdate><topic>Clocks</topic><topic>CMOS technology</topic><topic>Costs</topic><topic>Decoding</topic><topic>Energy consumption</topic><topic>Entropy</topic><topic>Hardware</topic><topic>Low-power design</topic><topic>MPEG</topic><topic>Throughput</topic><topic>variable length decoder (VLD)</topic><topic>Video coding</topic><topic>Voltage</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Chih-Da Chien</creatorcontrib><creatorcontrib>Keng-Po Lu</creatorcontrib><creatorcontrib>Yu-Min Chen</creatorcontrib><creatorcontrib>Jiun-In Guo</creatorcontrib><creatorcontrib>Yuan-Sun Chu</creatorcontrib><creatorcontrib>Ching-Lung Su</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE Electronic Library (IEL)</collection><jtitle>IEEE transactions on circuits and systems for video technology</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Chih-Da Chien</au><au>Keng-Po Lu</au><au>Yu-Min Chen</au><au>Jiun-In Guo</au><au>Yuan-Sun Chu</au><au>Ching-Lung Su</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>An Area-Efficient Variable Length Decoder IP Core Design for MPEG- hbox 1/2/4Video Coding Applications</atitle><jtitle>IEEE transactions on circuits and systems for video technology</jtitle><stitle>TCSVT</stitle><date>2006-09</date><risdate>2006</risdate><volume>16</volume><issue>9</issue><spage>1172</spage><epage>1178</epage><pages>1172-1178</pages><issn>1051-8215</issn><eissn>1558-2205</eissn><coden>ITCTEM</coden><abstract>This paper proposes an area-efficient variable length decoder (VLD) IP core design for MPEG-1/2/4 video coding applications. The proposed IP core exploits the parallel numerical matching in the MPEG-1/2/4 entropy decoding to achieve high data throughput rate in terms of limited hardware cost. This feature not only improves the performance of VLD, but also facilitates reducing the power consumption through lowering down the supply voltage while maintaining enough data throughput rate. Moreover, we propose a partial combinational component enabling approach for minimizing the power consumption of the proposed design. Based on 0.18-mum CMOS technology, the implementation results show that the proposed IP core operates at 125-MHz clock frequency with the cost of 13 105 gates. In addition, the power consumption of the proposed design reaches 163.4 muW operated at 12.5 MHz with 0.9-V supply voltage, which is fast enough for MPEG-1/2/4 real-time decoding on 4CIF video@30 Hz. Compared to the existing designs, the proposed IP core possesses both higher data throughput and less hardware cost</abstract><pub>IEEE</pub><doi>10.1109/TCSVT.2006.881873</doi></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 1051-8215
ispartof IEEE transactions on circuits and systems for video technology, 2006-09, Vol.16 (9), p.1172-1178
issn 1051-8215
1558-2205
language eng
recordid cdi_ieee_primary_1705490
source IEEE Electronic Library (IEL)
subjects Clocks
CMOS technology
Costs
Decoding
Energy consumption
Entropy
Hardware
Low-power design
MPEG
Throughput
variable length decoder (VLD)
Video coding
Voltage
title An Area-Efficient Variable Length Decoder IP Core Design for MPEG- hbox 1/2/4Video Coding Applications
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-08T11%3A58%3A57IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_RIE&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=An%20Area-Efficient%20Variable%20Length%20Decoder%20IP%20Core%20Design%20for%20MPEG-%20hbox%201/2/4Video%20Coding%20Applications&rft.jtitle=IEEE%20transactions%20on%20circuits%20and%20systems%20for%20video%20technology&rft.au=Chih-Da%20Chien&rft.date=2006-09&rft.volume=16&rft.issue=9&rft.spage=1172&rft.epage=1178&rft.pages=1172-1178&rft.issn=1051-8215&rft.eissn=1558-2205&rft.coden=ITCTEM&rft_id=info:doi/10.1109/TCSVT.2006.881873&rft_dat=%3Cieee_RIE%3E1705490%3C/ieee_RIE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=1705490&rfr_iscdi=true