Constructing zero-deficiency parallel prefix adder of minimum depth
Parallel prefix adder is a general technique for speeding up binary addition. In unit delay model, we denote the size and depth of an n-bit prefix adder C(n) as s/sub C(n)/ and d/sub C(n)/ respectively. Snir proved that s/sub C(n)/ +d/sub C(n)/ > 2n - 2 holds for arbitrary prefix adders. Hence, a...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 888 Vol. 2 |
---|---|
container_issue | |
container_start_page | 883 |
container_title | |
container_volume | 2 |
creator | Haikun Zhu Chung-Kuan Cheng Graham, R. |
description | Parallel prefix adder is a general technique for speeding up binary addition. In unit delay model, we denote the size and depth of an n-bit prefix adder C(n) as s/sub C(n)/ and d/sub C(n)/ respectively. Snir proved that s/sub C(n)/ +d/sub C(n)/ > 2n - 2 holds for arbitrary prefix adders. Hence, a prefix adder is said to be of zero-deficiency if s/sub C(n)/ + d/sub C(n)/ = 2n - 2, In this paper, we first propose a new architecture of zero-deficiency prefix adder dubbed Z(d), which provably has the minimal depth among all kinds of zero-deficiency prefix adders. We then design a 64-bit prefix adder Z64, which is derived from Z(d)|/sub d=8/, and compare it against several classical prefix adders of the same bit width in terms of area and delay using logical effort method. The result shows that the proposed Z(d) adder is also promising in practical VLSI design. |
doi_str_mv | 10.1109/ASPDAC.2005.1466481 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_1466481</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>1466481</ieee_id><sourcerecordid>1466481</sourcerecordid><originalsourceid>FETCH-LOGICAL-i105t-10ce4c4b7420dd6c80edb907d4acad56609651c90aa41ab3d8b91e5b655489703</originalsourceid><addsrcrecordid>eNo9kFtLw0AUhBcvYKn5BX3ZP5B6TvaWfSzxUqGgoIJvZbN7oitJGjYpWH-9BYvDwMA3MA_D2AJhiQj2ZvXyfLuqlgWAWqLUWpZ4xmYFKpFra97PWWZNCUeL0ghdXPx3Gq9YNo5fcJSCwiDMWFXt-nFKez_F_oP_UNrlgZroI_X-wAeXXNtSy4d0hN_chUCJ7xrexT52-44HGqbPa3bZuHak7JRz9nZ_91qt883Tw2O12uQRQU05gifpZW1kASFoXwKF2oIJ0nkXlNZgtUJvwTmJrhahrC2SqrVSsrQGxJwt_nYjEW2HFDuXDtvTBeIXvtxOIA</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Constructing zero-deficiency parallel prefix adder of minimum depth</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Haikun Zhu ; Chung-Kuan Cheng ; Graham, R.</creator><creatorcontrib>Haikun Zhu ; Chung-Kuan Cheng ; Graham, R.</creatorcontrib><description>Parallel prefix adder is a general technique for speeding up binary addition. In unit delay model, we denote the size and depth of an n-bit prefix adder C(n) as s/sub C(n)/ and d/sub C(n)/ respectively. Snir proved that s/sub C(n)/ +d/sub C(n)/ > 2n - 2 holds for arbitrary prefix adders. Hence, a prefix adder is said to be of zero-deficiency if s/sub C(n)/ + d/sub C(n)/ = 2n - 2, In this paper, we first propose a new architecture of zero-deficiency prefix adder dubbed Z(d), which provably has the minimal depth among all kinds of zero-deficiency prefix adders. We then design a 64-bit prefix adder Z64, which is derived from Z(d)|/sub d=8/, and compare it against several classical prefix adders of the same bit width in terms of area and delay using logical effort method. The result shows that the proposed Z(d) adder is also promising in practical VLSI design.</description><identifier>ISSN: 2153-6961</identifier><identifier>ISBN: 9780780387362</identifier><identifier>ISBN: 0780387368</identifier><identifier>EISSN: 2153-697X</identifier><identifier>DOI: 10.1109/ASPDAC.2005.1466481</identifier><language>eng</language><publisher>IEEE</publisher><subject>Added delay ; Adders ; Arithmetic ; Circuits ; Computer science ; Concurrent computing ; Signal design ; Timing ; Very large scale integration</subject><ispartof>Proceedings of the ASP-DAC 2005. Asia and South Pacific Design Automation Conference, 2005, 2005, Vol.2, p.883-888 Vol. 2</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/1466481$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,776,780,785,786,2051,4035,4036,27904,54899</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/1466481$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Haikun Zhu</creatorcontrib><creatorcontrib>Chung-Kuan Cheng</creatorcontrib><creatorcontrib>Graham, R.</creatorcontrib><title>Constructing zero-deficiency parallel prefix adder of minimum depth</title><title>Proceedings of the ASP-DAC 2005. Asia and South Pacific Design Automation Conference, 2005</title><addtitle>ASPDAC</addtitle><description>Parallel prefix adder is a general technique for speeding up binary addition. In unit delay model, we denote the size and depth of an n-bit prefix adder C(n) as s/sub C(n)/ and d/sub C(n)/ respectively. Snir proved that s/sub C(n)/ +d/sub C(n)/ > 2n - 2 holds for arbitrary prefix adders. Hence, a prefix adder is said to be of zero-deficiency if s/sub C(n)/ + d/sub C(n)/ = 2n - 2, In this paper, we first propose a new architecture of zero-deficiency prefix adder dubbed Z(d), which provably has the minimal depth among all kinds of zero-deficiency prefix adders. We then design a 64-bit prefix adder Z64, which is derived from Z(d)|/sub d=8/, and compare it against several classical prefix adders of the same bit width in terms of area and delay using logical effort method. The result shows that the proposed Z(d) adder is also promising in practical VLSI design.</description><subject>Added delay</subject><subject>Adders</subject><subject>Arithmetic</subject><subject>Circuits</subject><subject>Computer science</subject><subject>Concurrent computing</subject><subject>Signal design</subject><subject>Timing</subject><subject>Very large scale integration</subject><issn>2153-6961</issn><issn>2153-697X</issn><isbn>9780780387362</isbn><isbn>0780387368</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2005</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNo9kFtLw0AUhBcvYKn5BX3ZP5B6TvaWfSzxUqGgoIJvZbN7oitJGjYpWH-9BYvDwMA3MA_D2AJhiQj2ZvXyfLuqlgWAWqLUWpZ4xmYFKpFra97PWWZNCUeL0ghdXPx3Gq9YNo5fcJSCwiDMWFXt-nFKez_F_oP_UNrlgZroI_X-wAeXXNtSy4d0hN_chUCJ7xrexT52-44HGqbPa3bZuHak7JRz9nZ_91qt883Tw2O12uQRQU05gifpZW1kASFoXwKF2oIJ0nkXlNZgtUJvwTmJrhahrC2SqrVSsrQGxJwt_nYjEW2HFDuXDtvTBeIXvtxOIA</recordid><startdate>2005</startdate><enddate>2005</enddate><creator>Haikun Zhu</creator><creator>Chung-Kuan Cheng</creator><creator>Graham, R.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>2005</creationdate><title>Constructing zero-deficiency parallel prefix adder of minimum depth</title><author>Haikun Zhu ; Chung-Kuan Cheng ; Graham, R.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i105t-10ce4c4b7420dd6c80edb907d4acad56609651c90aa41ab3d8b91e5b655489703</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2005</creationdate><topic>Added delay</topic><topic>Adders</topic><topic>Arithmetic</topic><topic>Circuits</topic><topic>Computer science</topic><topic>Concurrent computing</topic><topic>Signal design</topic><topic>Timing</topic><topic>Very large scale integration</topic><toplevel>online_resources</toplevel><creatorcontrib>Haikun Zhu</creatorcontrib><creatorcontrib>Chung-Kuan Cheng</creatorcontrib><creatorcontrib>Graham, R.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Haikun Zhu</au><au>Chung-Kuan Cheng</au><au>Graham, R.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Constructing zero-deficiency parallel prefix adder of minimum depth</atitle><btitle>Proceedings of the ASP-DAC 2005. Asia and South Pacific Design Automation Conference, 2005</btitle><stitle>ASPDAC</stitle><date>2005</date><risdate>2005</risdate><volume>2</volume><spage>883</spage><epage>888 Vol. 2</epage><pages>883-888 Vol. 2</pages><issn>2153-6961</issn><eissn>2153-697X</eissn><isbn>9780780387362</isbn><isbn>0780387368</isbn><abstract>Parallel prefix adder is a general technique for speeding up binary addition. In unit delay model, we denote the size and depth of an n-bit prefix adder C(n) as s/sub C(n)/ and d/sub C(n)/ respectively. Snir proved that s/sub C(n)/ +d/sub C(n)/ > 2n - 2 holds for arbitrary prefix adders. Hence, a prefix adder is said to be of zero-deficiency if s/sub C(n)/ + d/sub C(n)/ = 2n - 2, In this paper, we first propose a new architecture of zero-deficiency prefix adder dubbed Z(d), which provably has the minimal depth among all kinds of zero-deficiency prefix adders. We then design a 64-bit prefix adder Z64, which is derived from Z(d)|/sub d=8/, and compare it against several classical prefix adders of the same bit width in terms of area and delay using logical effort method. The result shows that the proposed Z(d) adder is also promising in practical VLSI design.</abstract><pub>IEEE</pub><doi>10.1109/ASPDAC.2005.1466481</doi></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 2153-6961 |
ispartof | Proceedings of the ASP-DAC 2005. Asia and South Pacific Design Automation Conference, 2005, 2005, Vol.2, p.883-888 Vol. 2 |
issn | 2153-6961 2153-697X |
language | eng |
recordid | cdi_ieee_primary_1466481 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | Added delay Adders Arithmetic Circuits Computer science Concurrent computing Signal design Timing Very large scale integration |
title | Constructing zero-deficiency parallel prefix adder of minimum depth |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-22T08%3A44%3A48IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Constructing%20zero-deficiency%20parallel%20prefix%20adder%20of%20minimum%20depth&rft.btitle=Proceedings%20of%20the%20ASP-DAC%202005.%20Asia%20and%20South%20Pacific%20Design%20Automation%20Conference,%202005&rft.au=Haikun%20Zhu&rft.date=2005&rft.volume=2&rft.spage=883&rft.epage=888%20Vol.%202&rft.pages=883-888%20Vol.%202&rft.issn=2153-6961&rft.eissn=2153-697X&rft.isbn=9780780387362&rft.isbn_list=0780387368&rft_id=info:doi/10.1109/ASPDAC.2005.1466481&rft_dat=%3Cieee_6IE%3E1466481%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=1466481&rfr_iscdi=true |