Modeling layout effects for sensitivity-based analog circuit optimization
Successful deep-submicron designs require significant computation resources for thorough signal and design integrity analysis. Rising quality expectations and shortening time-to-market requirements present additional challenges for design closure. Conventional analog circuit optimizers are efficient...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 395 |
---|---|
container_issue | |
container_start_page | 390 |
container_title | |
container_volume | |
creator | Chan, H.H.Y. Zilic, Z. |
description | Successful deep-submicron designs require significant computation resources for thorough signal and design integrity analysis. Rising quality expectations and shortening time-to-market requirements present additional challenges for design closure. Conventional analog circuit optimizers are efficient in circuit analysis and optimization. Due to recent promising results, designers are beginning to adopt automated physical synthesis in their condensed development cycles in order to improve their prototyping efficiency. For high-performance circuit optimization, idealized performance as well as parasitic data should also be considered. This paper presents an effective framework to incorporate parasitic effects into a sensitivity-based circuit optimization tool. To relieve the physical synthesis bottleneck, estimations of parasitic values based on past extraction results are made during incremental design changes. Sensitivities of the performance impact can then be computed efficiently. As a result physical performance can be optimized using available optimizer and synthesis tools without the need of a priori expert rules, knowledge or cell libraries. |
doi_str_mv | 10.1109/ISQED.2005.80 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_1410614</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>1410614</ieee_id><sourcerecordid>1410614</sourcerecordid><originalsourceid>FETCH-LOGICAL-i175t-dfa80741751cfc5ea181cd6ff2af8417f4ba2c5f7adc0807ebc760350e1a59d43</originalsourceid><addsrcrecordid>eNo9jk9LxDAUxIN_wHXdoycv-QKt77VJkxxlXbWwIqKel9c0WSLddmmywvrpLSieZpjfMAxj1wg5Ipjb-u11dZ8XADLXcMJmaITOysLIU7YwSoOqjCxKQHP2z7S6YJcxfgIIKZWesfp5aF0X-i3v6DgcEnfeO5si98PIo-tjSOErpGPWUHQtp566YcttGO0hJD7sU9iFb0ph6K_YuacuusWfztnHw-p9-ZStXx7r5d06C6hkylpP0zMxebTeSkeo0baV9wV5PcVeNFRY6RW1Fqama6yqoJTgkKRpRTlnN7-7wTm32Y9hR-NxgwKhQlH-ADNxT7Y</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Modeling layout effects for sensitivity-based analog circuit optimization</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Chan, H.H.Y. ; Zilic, Z.</creator><creatorcontrib>Chan, H.H.Y. ; Zilic, Z.</creatorcontrib><description>Successful deep-submicron designs require significant computation resources for thorough signal and design integrity analysis. Rising quality expectations and shortening time-to-market requirements present additional challenges for design closure. Conventional analog circuit optimizers are efficient in circuit analysis and optimization. Due to recent promising results, designers are beginning to adopt automated physical synthesis in their condensed development cycles in order to improve their prototyping efficiency. For high-performance circuit optimization, idealized performance as well as parasitic data should also be considered. This paper presents an effective framework to incorporate parasitic effects into a sensitivity-based circuit optimization tool. To relieve the physical synthesis bottleneck, estimations of parasitic values based on past extraction results are made during incremental design changes. Sensitivities of the performance impact can then be computed efficiently. As a result physical performance can be optimized using available optimizer and synthesis tools without the need of a priori expert rules, knowledge or cell libraries.</description><identifier>ISSN: 1948-3287</identifier><identifier>ISBN: 9780769523019</identifier><identifier>ISBN: 0769523013</identifier><identifier>EISSN: 1948-3295</identifier><identifier>DOI: 10.1109/ISQED.2005.80</identifier><language>eng</language><publisher>IEEE</publisher><subject>adjoint analysis ; Analog circuit optimization ; Analog circuits ; Circuit analysis ; Circuit optimization ; Circuit synthesis ; Data mining ; parasitic extraction ; Prototypes ; sensitivity analysis ; Signal analysis ; Signal design ; Signal synthesis ; Time to market</subject><ispartof>Sixth international symposium on quality electronic design (isqed'05), 2005, p.390-395</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/1410614$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,4050,4051,27925,54920</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/1410614$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Chan, H.H.Y.</creatorcontrib><creatorcontrib>Zilic, Z.</creatorcontrib><title>Modeling layout effects for sensitivity-based analog circuit optimization</title><title>Sixth international symposium on quality electronic design (isqed'05)</title><addtitle>ISQED</addtitle><description>Successful deep-submicron designs require significant computation resources for thorough signal and design integrity analysis. Rising quality expectations and shortening time-to-market requirements present additional challenges for design closure. Conventional analog circuit optimizers are efficient in circuit analysis and optimization. Due to recent promising results, designers are beginning to adopt automated physical synthesis in their condensed development cycles in order to improve their prototyping efficiency. For high-performance circuit optimization, idealized performance as well as parasitic data should also be considered. This paper presents an effective framework to incorporate parasitic effects into a sensitivity-based circuit optimization tool. To relieve the physical synthesis bottleneck, estimations of parasitic values based on past extraction results are made during incremental design changes. Sensitivities of the performance impact can then be computed efficiently. As a result physical performance can be optimized using available optimizer and synthesis tools without the need of a priori expert rules, knowledge or cell libraries.</description><subject>adjoint analysis</subject><subject>Analog circuit optimization</subject><subject>Analog circuits</subject><subject>Circuit analysis</subject><subject>Circuit optimization</subject><subject>Circuit synthesis</subject><subject>Data mining</subject><subject>parasitic extraction</subject><subject>Prototypes</subject><subject>sensitivity analysis</subject><subject>Signal analysis</subject><subject>Signal design</subject><subject>Signal synthesis</subject><subject>Time to market</subject><issn>1948-3287</issn><issn>1948-3295</issn><isbn>9780769523019</isbn><isbn>0769523013</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2005</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNo9jk9LxDAUxIN_wHXdoycv-QKt77VJkxxlXbWwIqKel9c0WSLddmmywvrpLSieZpjfMAxj1wg5Ipjb-u11dZ8XADLXcMJmaITOysLIU7YwSoOqjCxKQHP2z7S6YJcxfgIIKZWesfp5aF0X-i3v6DgcEnfeO5si98PIo-tjSOErpGPWUHQtp566YcttGO0hJD7sU9iFb0ph6K_YuacuusWfztnHw-p9-ZStXx7r5d06C6hkylpP0zMxebTeSkeo0baV9wV5PcVeNFRY6RW1Fqama6yqoJTgkKRpRTlnN7-7wTm32Y9hR-NxgwKhQlH-ADNxT7Y</recordid><startdate>2005</startdate><enddate>2005</enddate><creator>Chan, H.H.Y.</creator><creator>Zilic, Z.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>2005</creationdate><title>Modeling layout effects for sensitivity-based analog circuit optimization</title><author>Chan, H.H.Y. ; Zilic, Z.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i175t-dfa80741751cfc5ea181cd6ff2af8417f4ba2c5f7adc0807ebc760350e1a59d43</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2005</creationdate><topic>adjoint analysis</topic><topic>Analog circuit optimization</topic><topic>Analog circuits</topic><topic>Circuit analysis</topic><topic>Circuit optimization</topic><topic>Circuit synthesis</topic><topic>Data mining</topic><topic>parasitic extraction</topic><topic>Prototypes</topic><topic>sensitivity analysis</topic><topic>Signal analysis</topic><topic>Signal design</topic><topic>Signal synthesis</topic><topic>Time to market</topic><toplevel>online_resources</toplevel><creatorcontrib>Chan, H.H.Y.</creatorcontrib><creatorcontrib>Zilic, Z.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Chan, H.H.Y.</au><au>Zilic, Z.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Modeling layout effects for sensitivity-based analog circuit optimization</atitle><btitle>Sixth international symposium on quality electronic design (isqed'05)</btitle><stitle>ISQED</stitle><date>2005</date><risdate>2005</risdate><spage>390</spage><epage>395</epage><pages>390-395</pages><issn>1948-3287</issn><eissn>1948-3295</eissn><isbn>9780769523019</isbn><isbn>0769523013</isbn><abstract>Successful deep-submicron designs require significant computation resources for thorough signal and design integrity analysis. Rising quality expectations and shortening time-to-market requirements present additional challenges for design closure. Conventional analog circuit optimizers are efficient in circuit analysis and optimization. Due to recent promising results, designers are beginning to adopt automated physical synthesis in their condensed development cycles in order to improve their prototyping efficiency. For high-performance circuit optimization, idealized performance as well as parasitic data should also be considered. This paper presents an effective framework to incorporate parasitic effects into a sensitivity-based circuit optimization tool. To relieve the physical synthesis bottleneck, estimations of parasitic values based on past extraction results are made during incremental design changes. Sensitivities of the performance impact can then be computed efficiently. As a result physical performance can be optimized using available optimizer and synthesis tools without the need of a priori expert rules, knowledge or cell libraries.</abstract><pub>IEEE</pub><doi>10.1109/ISQED.2005.80</doi><tpages>6</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 1948-3287 |
ispartof | Sixth international symposium on quality electronic design (isqed'05), 2005, p.390-395 |
issn | 1948-3287 1948-3295 |
language | eng |
recordid | cdi_ieee_primary_1410614 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | adjoint analysis Analog circuit optimization Analog circuits Circuit analysis Circuit optimization Circuit synthesis Data mining parasitic extraction Prototypes sensitivity analysis Signal analysis Signal design Signal synthesis Time to market |
title | Modeling layout effects for sensitivity-based analog circuit optimization |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-28T05%3A25%3A55IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Modeling%20layout%20effects%20for%20sensitivity-based%20analog%20circuit%20optimization&rft.btitle=Sixth%20international%20symposium%20on%20quality%20electronic%20design%20(isqed'05)&rft.au=Chan,%20H.H.Y.&rft.date=2005&rft.spage=390&rft.epage=395&rft.pages=390-395&rft.issn=1948-3287&rft.eissn=1948-3295&rft.isbn=9780769523019&rft.isbn_list=0769523013&rft_id=info:doi/10.1109/ISQED.2005.80&rft_dat=%3Cieee_6IE%3E1410614%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=1410614&rfr_iscdi=true |