HiBRID-SoC: a multi-core SoC architecture for multimedia signal processing

The HiBRID-SoC multi-core system-on-chip architecture targets a wide range of multimedia applications with particularly high processing demands, including general signal processing applications, video encoding/decoding, image processing, or a combination of these tasks. For this purpose, the HiBRID-...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Stolberg, H.-J., Berekovic, M., Friebe, L., Moch, S., Kulaczewski, M.B., Dehnhardt, A., Pirsch, P.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 194
container_issue
container_start_page 189
container_title
container_volume
creator Stolberg, H.-J.
Berekovic, M.
Friebe, L.
Moch, S.
Kulaczewski, M.B.
Dehnhardt, A.
Pirsch, P.
description The HiBRID-SoC multi-core system-on-chip architecture targets a wide range of multimedia applications with particularly high processing demands, including general signal processing applications, video encoding/decoding, image processing, or a combination of these tasks. For this purpose, the HiBRID-SoC integrates three fully programmable processor cores and various interfaces onto a single chip, all tied to a 64 bit AMBA AHB bus. The processor cores are individually optimized to the particular computational characteristics of different application fields, complementing each other to deliver high performance levels with high flexibility at reduced system cost. The HiBRID-SoC is fabricated in a 0.18 /spl mu/m 6LM standard-cell technology, occupies about 82 mm/sup 2/, and operates at 145 MHz. An MPEG-4 Advanced Simple Profile decoder in full TV resolution requires about 120 MHz for real-time performance on the HiBRID-SoC, utilizing only two of the three cores.
doi_str_mv 10.1109/SIPS.2003.1235667
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_1235667</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>1235667</ieee_id><sourcerecordid>1235667</sourcerecordid><originalsourceid>FETCH-LOGICAL-i90t-d8c0a5be711a452006609863530cff096f1c442dc2a671005cb6d70af9bea1743</originalsourceid><addsrcrecordid>eNotkF1LwzAYhYMfYDf9AeJN_kDqm-_GO93UVQaK3f1I02RG2nWk3YX_3sJ2deA58HA4CN1TyCkF81iVX1XOAHhOGZdK6QuUMa4F0dzAJZqBLoBrbWRxhTIqGRBFOdyg2TD8AjAQQDP0sYov3-WSVP3iCVvcHdsxEtcnjyeCbXI_cfRuPE4g9OnUd76JFg9xt7ctPqTe-WGI-90tug62HfzdOedo8_a6WazI-vO9XDyvSTQwkqZwYGXtNaVWTKNAKTCF4pKDCwGMCtQJwRrHrNIUQLpaNRpsMLW3VAs-Rw8nbfTebw8pdjb9bc8X8H-PsUzZ</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>HiBRID-SoC: a multi-core SoC architecture for multimedia signal processing</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Stolberg, H.-J. ; Berekovic, M. ; Friebe, L. ; Moch, S. ; Kulaczewski, M.B. ; Dehnhardt, A. ; Pirsch, P.</creator><creatorcontrib>Stolberg, H.-J. ; Berekovic, M. ; Friebe, L. ; Moch, S. ; Kulaczewski, M.B. ; Dehnhardt, A. ; Pirsch, P.</creatorcontrib><description>The HiBRID-SoC multi-core system-on-chip architecture targets a wide range of multimedia applications with particularly high processing demands, including general signal processing applications, video encoding/decoding, image processing, or a combination of these tasks. For this purpose, the HiBRID-SoC integrates three fully programmable processor cores and various interfaces onto a single chip, all tied to a 64 bit AMBA AHB bus. The processor cores are individually optimized to the particular computational characteristics of different application fields, complementing each other to deliver high performance levels with high flexibility at reduced system cost. The HiBRID-SoC is fabricated in a 0.18 /spl mu/m 6LM standard-cell technology, occupies about 82 mm/sup 2/, and operates at 145 MHz. An MPEG-4 Advanced Simple Profile decoder in full TV resolution requires about 120 MHz for real-time performance on the HiBRID-SoC, utilizing only two of the three cores.</description><identifier>ISSN: 1520-6130</identifier><identifier>ISBN: 0780377958</identifier><identifier>ISBN: 9780780377950</identifier><identifier>EISSN: 2374-7390</identifier><identifier>DOI: 10.1109/SIPS.2003.1235667</identifier><language>eng</language><publisher>IEEE</publisher><subject>Cost function ; Decoding ; High performance computing ; Image coding ; Image processing ; MPEG 4 Standard ; Multimedia systems ; Signal processing ; System-on-a-chip ; Video signal processing</subject><ispartof>2003 IEEE Workshop on Signal Processing Systems (IEEE Cat. No.03TH8682), 2003, p.189-194</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/1235667$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2056,4048,4049,27924,54919</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/1235667$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Stolberg, H.-J.</creatorcontrib><creatorcontrib>Berekovic, M.</creatorcontrib><creatorcontrib>Friebe, L.</creatorcontrib><creatorcontrib>Moch, S.</creatorcontrib><creatorcontrib>Kulaczewski, M.B.</creatorcontrib><creatorcontrib>Dehnhardt, A.</creatorcontrib><creatorcontrib>Pirsch, P.</creatorcontrib><title>HiBRID-SoC: a multi-core SoC architecture for multimedia signal processing</title><title>2003 IEEE Workshop on Signal Processing Systems (IEEE Cat. No.03TH8682)</title><addtitle>SIPS</addtitle><description>The HiBRID-SoC multi-core system-on-chip architecture targets a wide range of multimedia applications with particularly high processing demands, including general signal processing applications, video encoding/decoding, image processing, or a combination of these tasks. For this purpose, the HiBRID-SoC integrates three fully programmable processor cores and various interfaces onto a single chip, all tied to a 64 bit AMBA AHB bus. The processor cores are individually optimized to the particular computational characteristics of different application fields, complementing each other to deliver high performance levels with high flexibility at reduced system cost. The HiBRID-SoC is fabricated in a 0.18 /spl mu/m 6LM standard-cell technology, occupies about 82 mm/sup 2/, and operates at 145 MHz. An MPEG-4 Advanced Simple Profile decoder in full TV resolution requires about 120 MHz for real-time performance on the HiBRID-SoC, utilizing only two of the three cores.</description><subject>Cost function</subject><subject>Decoding</subject><subject>High performance computing</subject><subject>Image coding</subject><subject>Image processing</subject><subject>MPEG 4 Standard</subject><subject>Multimedia systems</subject><subject>Signal processing</subject><subject>System-on-a-chip</subject><subject>Video signal processing</subject><issn>1520-6130</issn><issn>2374-7390</issn><isbn>0780377958</isbn><isbn>9780780377950</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2003</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNotkF1LwzAYhYMfYDf9AeJN_kDqm-_GO93UVQaK3f1I02RG2nWk3YX_3sJ2deA58HA4CN1TyCkF81iVX1XOAHhOGZdK6QuUMa4F0dzAJZqBLoBrbWRxhTIqGRBFOdyg2TD8AjAQQDP0sYov3-WSVP3iCVvcHdsxEtcnjyeCbXI_cfRuPE4g9OnUd76JFg9xt7ctPqTe-WGI-90tug62HfzdOedo8_a6WazI-vO9XDyvSTQwkqZwYGXtNaVWTKNAKTCF4pKDCwGMCtQJwRrHrNIUQLpaNRpsMLW3VAs-Rw8nbfTebw8pdjb9bc8X8H-PsUzZ</recordid><startdate>2003</startdate><enddate>2003</enddate><creator>Stolberg, H.-J.</creator><creator>Berekovic, M.</creator><creator>Friebe, L.</creator><creator>Moch, S.</creator><creator>Kulaczewski, M.B.</creator><creator>Dehnhardt, A.</creator><creator>Pirsch, P.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>2003</creationdate><title>HiBRID-SoC: a multi-core SoC architecture for multimedia signal processing</title><author>Stolberg, H.-J. ; Berekovic, M. ; Friebe, L. ; Moch, S. ; Kulaczewski, M.B. ; Dehnhardt, A. ; Pirsch, P.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i90t-d8c0a5be711a452006609863530cff096f1c442dc2a671005cb6d70af9bea1743</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2003</creationdate><topic>Cost function</topic><topic>Decoding</topic><topic>High performance computing</topic><topic>Image coding</topic><topic>Image processing</topic><topic>MPEG 4 Standard</topic><topic>Multimedia systems</topic><topic>Signal processing</topic><topic>System-on-a-chip</topic><topic>Video signal processing</topic><toplevel>online_resources</toplevel><creatorcontrib>Stolberg, H.-J.</creatorcontrib><creatorcontrib>Berekovic, M.</creatorcontrib><creatorcontrib>Friebe, L.</creatorcontrib><creatorcontrib>Moch, S.</creatorcontrib><creatorcontrib>Kulaczewski, M.B.</creatorcontrib><creatorcontrib>Dehnhardt, A.</creatorcontrib><creatorcontrib>Pirsch, P.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Stolberg, H.-J.</au><au>Berekovic, M.</au><au>Friebe, L.</au><au>Moch, S.</au><au>Kulaczewski, M.B.</au><au>Dehnhardt, A.</au><au>Pirsch, P.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>HiBRID-SoC: a multi-core SoC architecture for multimedia signal processing</atitle><btitle>2003 IEEE Workshop on Signal Processing Systems (IEEE Cat. No.03TH8682)</btitle><stitle>SIPS</stitle><date>2003</date><risdate>2003</risdate><spage>189</spage><epage>194</epage><pages>189-194</pages><issn>1520-6130</issn><eissn>2374-7390</eissn><isbn>0780377958</isbn><isbn>9780780377950</isbn><abstract>The HiBRID-SoC multi-core system-on-chip architecture targets a wide range of multimedia applications with particularly high processing demands, including general signal processing applications, video encoding/decoding, image processing, or a combination of these tasks. For this purpose, the HiBRID-SoC integrates three fully programmable processor cores and various interfaces onto a single chip, all tied to a 64 bit AMBA AHB bus. The processor cores are individually optimized to the particular computational characteristics of different application fields, complementing each other to deliver high performance levels with high flexibility at reduced system cost. The HiBRID-SoC is fabricated in a 0.18 /spl mu/m 6LM standard-cell technology, occupies about 82 mm/sup 2/, and operates at 145 MHz. An MPEG-4 Advanced Simple Profile decoder in full TV resolution requires about 120 MHz for real-time performance on the HiBRID-SoC, utilizing only two of the three cores.</abstract><pub>IEEE</pub><doi>10.1109/SIPS.2003.1235667</doi><tpages>6</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 1520-6130
ispartof 2003 IEEE Workshop on Signal Processing Systems (IEEE Cat. No.03TH8682), 2003, p.189-194
issn 1520-6130
2374-7390
language eng
recordid cdi_ieee_primary_1235667
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Cost function
Decoding
High performance computing
Image coding
Image processing
MPEG 4 Standard
Multimedia systems
Signal processing
System-on-a-chip
Video signal processing
title HiBRID-SoC: a multi-core SoC architecture for multimedia signal processing
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-13T07%3A33%3A05IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=HiBRID-SoC:%20a%20multi-core%20SoC%20architecture%20for%20multimedia%20signal%20processing&rft.btitle=2003%20IEEE%20Workshop%20on%20Signal%20Processing%20Systems%20(IEEE%20Cat.%20No.03TH8682)&rft.au=Stolberg,%20H.-J.&rft.date=2003&rft.spage=189&rft.epage=194&rft.pages=189-194&rft.issn=1520-6130&rft.eissn=2374-7390&rft.isbn=0780377958&rft.isbn_list=9780780377950&rft_id=info:doi/10.1109/SIPS.2003.1235667&rft_dat=%3Cieee_6IE%3E1235667%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=1235667&rfr_iscdi=true