Benchmarks for interconnect parasitic resistance and capacitance

Interconnect parasitics are dominating circuit performance, signal integrity and reliability in IC design. Copper/low-k process effects are becoming increasingly important to accurately model interconnect parasitics. Even if the interconnect process profile is accurately represented, approximations...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Nagaraj, N.S., Bonifield, T., Singh, A., Cano, F., Narasimha, U., Kulkarni, M., Balsara, P., Cantrell, C.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 168
container_issue
container_start_page 163
container_title
container_volume
creator Nagaraj, N.S.
Bonifield, T.
Singh, A.
Cano, F.
Narasimha, U.
Kulkarni, M.
Balsara, P.
Cantrell, C.
description Interconnect parasitics are dominating circuit performance, signal integrity and reliability in IC design. Copper/low-k process effects are becoming increasingly important to accurately model interconnect parasitics. Even if the interconnect process profile is accurately represented, approximations in parasitic extraction could cause large errors. Typically, researchers and designers have been using pre-defined set of structures to validate the accuracy of interconnect models and parasitic extraction tools. Unlike industry benchmarks on circuits such as MCNC benchmarks, no benchmarks exist for interconnect parasitics. This paper discusses the issues in accurate interconnect modeling for 130 nm and below copper/ultra low-k technologies. A set of benchmark structures that could be used to validate accuracy and compare parasitic extraction tools is proposed. Silicon results from 130 nm technology are presented to illustrate the usefulness of these benchmarks. Results of application of these benchmarks to compare parasitic extraction tools are presented to demonstrate systematic validation of resistance and capacitance extraction.
doi_str_mv 10.1109/ISQED.2003.1194726
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_1194726</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>1194726</ieee_id><sourcerecordid>1194726</sourcerecordid><originalsourceid>FETCH-LOGICAL-i219t-6a6b6c1decf19e790ca9b90d2edbc203283177101f6dd859a37a8e3e36d8356c3</originalsourceid><addsrcrecordid>eNotj81KAzEUhQMiqLUvoJu8wNTcpJOfnVqrFgoi6rrcubmD8Scdktn49g7aszl8m49zhLgAtQBQ4Wrz8ry-W2ilzMRh6bQ9EmfK2dCC9-BPxLzWDzXFhDYs21NxfcuZ3r-xfFbZ74tMeeRC-5yZRjlgwZrGRLJwTXXETCwxR0k4IKU_PhfHPX5Vnh96Jt7u16-rx2b79LBZ3WybpCGMjUXbWYLI1ENgFxRh6IKKmmNHWhntDTgHCnobo28DGoeeDRsbvWktmZm4_PcmZt4NJU2bf3aHk-YXu1lIwA</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Benchmarks for interconnect parasitic resistance and capacitance</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Nagaraj, N.S. ; Bonifield, T. ; Singh, A. ; Cano, F. ; Narasimha, U. ; Kulkarni, M. ; Balsara, P. ; Cantrell, C.</creator><creatorcontrib>Nagaraj, N.S. ; Bonifield, T. ; Singh, A. ; Cano, F. ; Narasimha, U. ; Kulkarni, M. ; Balsara, P. ; Cantrell, C.</creatorcontrib><description>Interconnect parasitics are dominating circuit performance, signal integrity and reliability in IC design. Copper/low-k process effects are becoming increasingly important to accurately model interconnect parasitics. Even if the interconnect process profile is accurately represented, approximations in parasitic extraction could cause large errors. Typically, researchers and designers have been using pre-defined set of structures to validate the accuracy of interconnect models and parasitic extraction tools. Unlike industry benchmarks on circuits such as MCNC benchmarks, no benchmarks exist for interconnect parasitics. This paper discusses the issues in accurate interconnect modeling for 130 nm and below copper/ultra low-k technologies. A set of benchmark structures that could be used to validate accuracy and compare parasitic extraction tools is proposed. Silicon results from 130 nm technology are presented to illustrate the usefulness of these benchmarks. Results of application of these benchmarks to compare parasitic extraction tools are presented to demonstrate systematic validation of resistance and capacitance extraction.</description><identifier>ISBN: 0769518818</identifier><identifier>ISBN: 9780769518817</identifier><identifier>DOI: 10.1109/ISQED.2003.1194726</identifier><language>eng</language><publisher>IEEE</publisher><subject>Chemical technology ; Circuit optimization ; Copper ; Electric resistance ; Integrated circuit interconnections ; Integrated circuit modeling ; Parasitic capacitance ; Predictive models ; Proposals ; Signal design</subject><ispartof>Fourth International Symposium on Quality Electronic Design, 2003. Proceedings, 2003, p.163-168</ispartof><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/1194726$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,4050,4051,27925,54920</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/1194726$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Nagaraj, N.S.</creatorcontrib><creatorcontrib>Bonifield, T.</creatorcontrib><creatorcontrib>Singh, A.</creatorcontrib><creatorcontrib>Cano, F.</creatorcontrib><creatorcontrib>Narasimha, U.</creatorcontrib><creatorcontrib>Kulkarni, M.</creatorcontrib><creatorcontrib>Balsara, P.</creatorcontrib><creatorcontrib>Cantrell, C.</creatorcontrib><title>Benchmarks for interconnect parasitic resistance and capacitance</title><title>Fourth International Symposium on Quality Electronic Design, 2003. Proceedings</title><addtitle>ISQED</addtitle><description>Interconnect parasitics are dominating circuit performance, signal integrity and reliability in IC design. Copper/low-k process effects are becoming increasingly important to accurately model interconnect parasitics. Even if the interconnect process profile is accurately represented, approximations in parasitic extraction could cause large errors. Typically, researchers and designers have been using pre-defined set of structures to validate the accuracy of interconnect models and parasitic extraction tools. Unlike industry benchmarks on circuits such as MCNC benchmarks, no benchmarks exist for interconnect parasitics. This paper discusses the issues in accurate interconnect modeling for 130 nm and below copper/ultra low-k technologies. A set of benchmark structures that could be used to validate accuracy and compare parasitic extraction tools is proposed. Silicon results from 130 nm technology are presented to illustrate the usefulness of these benchmarks. Results of application of these benchmarks to compare parasitic extraction tools are presented to demonstrate systematic validation of resistance and capacitance extraction.</description><subject>Chemical technology</subject><subject>Circuit optimization</subject><subject>Copper</subject><subject>Electric resistance</subject><subject>Integrated circuit interconnections</subject><subject>Integrated circuit modeling</subject><subject>Parasitic capacitance</subject><subject>Predictive models</subject><subject>Proposals</subject><subject>Signal design</subject><isbn>0769518818</isbn><isbn>9780769518817</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2003</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNotj81KAzEUhQMiqLUvoJu8wNTcpJOfnVqrFgoi6rrcubmD8Scdktn49g7aszl8m49zhLgAtQBQ4Wrz8ry-W2ilzMRh6bQ9EmfK2dCC9-BPxLzWDzXFhDYs21NxfcuZ3r-xfFbZ74tMeeRC-5yZRjlgwZrGRLJwTXXETCwxR0k4IKU_PhfHPX5Vnh96Jt7u16-rx2b79LBZ3WybpCGMjUXbWYLI1ENgFxRh6IKKmmNHWhntDTgHCnobo28DGoeeDRsbvWktmZm4_PcmZt4NJU2bf3aHk-YXu1lIwA</recordid><startdate>2003</startdate><enddate>2003</enddate><creator>Nagaraj, N.S.</creator><creator>Bonifield, T.</creator><creator>Singh, A.</creator><creator>Cano, F.</creator><creator>Narasimha, U.</creator><creator>Kulkarni, M.</creator><creator>Balsara, P.</creator><creator>Cantrell, C.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>2003</creationdate><title>Benchmarks for interconnect parasitic resistance and capacitance</title><author>Nagaraj, N.S. ; Bonifield, T. ; Singh, A. ; Cano, F. ; Narasimha, U. ; Kulkarni, M. ; Balsara, P. ; Cantrell, C.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i219t-6a6b6c1decf19e790ca9b90d2edbc203283177101f6dd859a37a8e3e36d8356c3</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2003</creationdate><topic>Chemical technology</topic><topic>Circuit optimization</topic><topic>Copper</topic><topic>Electric resistance</topic><topic>Integrated circuit interconnections</topic><topic>Integrated circuit modeling</topic><topic>Parasitic capacitance</topic><topic>Predictive models</topic><topic>Proposals</topic><topic>Signal design</topic><toplevel>online_resources</toplevel><creatorcontrib>Nagaraj, N.S.</creatorcontrib><creatorcontrib>Bonifield, T.</creatorcontrib><creatorcontrib>Singh, A.</creatorcontrib><creatorcontrib>Cano, F.</creatorcontrib><creatorcontrib>Narasimha, U.</creatorcontrib><creatorcontrib>Kulkarni, M.</creatorcontrib><creatorcontrib>Balsara, P.</creatorcontrib><creatorcontrib>Cantrell, C.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Nagaraj, N.S.</au><au>Bonifield, T.</au><au>Singh, A.</au><au>Cano, F.</au><au>Narasimha, U.</au><au>Kulkarni, M.</au><au>Balsara, P.</au><au>Cantrell, C.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Benchmarks for interconnect parasitic resistance and capacitance</atitle><btitle>Fourth International Symposium on Quality Electronic Design, 2003. Proceedings</btitle><stitle>ISQED</stitle><date>2003</date><risdate>2003</risdate><spage>163</spage><epage>168</epage><pages>163-168</pages><isbn>0769518818</isbn><isbn>9780769518817</isbn><abstract>Interconnect parasitics are dominating circuit performance, signal integrity and reliability in IC design. Copper/low-k process effects are becoming increasingly important to accurately model interconnect parasitics. Even if the interconnect process profile is accurately represented, approximations in parasitic extraction could cause large errors. Typically, researchers and designers have been using pre-defined set of structures to validate the accuracy of interconnect models and parasitic extraction tools. Unlike industry benchmarks on circuits such as MCNC benchmarks, no benchmarks exist for interconnect parasitics. This paper discusses the issues in accurate interconnect modeling for 130 nm and below copper/ultra low-k technologies. A set of benchmark structures that could be used to validate accuracy and compare parasitic extraction tools is proposed. Silicon results from 130 nm technology are presented to illustrate the usefulness of these benchmarks. Results of application of these benchmarks to compare parasitic extraction tools are presented to demonstrate systematic validation of resistance and capacitance extraction.</abstract><pub>IEEE</pub><doi>10.1109/ISQED.2003.1194726</doi><tpages>6</tpages><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier ISBN: 0769518818
ispartof Fourth International Symposium on Quality Electronic Design, 2003. Proceedings, 2003, p.163-168
issn
language eng
recordid cdi_ieee_primary_1194726
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Chemical technology
Circuit optimization
Copper
Electric resistance
Integrated circuit interconnections
Integrated circuit modeling
Parasitic capacitance
Predictive models
Proposals
Signal design
title Benchmarks for interconnect parasitic resistance and capacitance
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-07T04%3A37%3A15IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Benchmarks%20for%20interconnect%20parasitic%20resistance%20and%20capacitance&rft.btitle=Fourth%20International%20Symposium%20on%20Quality%20Electronic%20Design,%202003.%20Proceedings&rft.au=Nagaraj,%20N.S.&rft.date=2003&rft.spage=163&rft.epage=168&rft.pages=163-168&rft.isbn=0769518818&rft.isbn_list=9780769518817&rft_id=info:doi/10.1109/ISQED.2003.1194726&rft_dat=%3Cieee_6IE%3E1194726%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=1194726&rfr_iscdi=true