Processing and scheduling components in an innovative network processor architecture
In this paper, we describe the architecture of an innovative network processor aiming at the acceleration of packet processing in high speed network interfaces and at the tight coupling of low and high level protocols. The proposed design uses programmable hard-wired components with line rate throug...
Gespeichert in:
Hauptverfasser: | , , , , , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 201 |
---|---|
container_issue | |
container_start_page | 195 |
container_title | |
container_volume | |
creator | Vlachos, K. Nikolaou, N. Orphanoudakis, T. Perissakis, S. Pnevmatikatos, D. Kornaros, G. Sanchez, J.A. Konstantoulakis, G. |
description | In this paper, we describe the architecture of an innovative network processor aiming at the acceleration of packet processing in high speed network interfaces and at the tight coupling of low and high level protocols. The proposed design uses programmable hard-wired components with line rate throughput and is capable of executing protocols and handling efficiently high and low level streaming operations. We discuss the details of the main innovation of the proposed design, which incorporates a three stage RISC-based pipelined module and a composite scheduling unit for internal resource management and outgoing traffic shaping. When both components are integrated on the same platform then maximum and fair utilization of the available resources is achieved. Quantitative performance results are given, both by means of microcode profiling and simulation for indicative applications of the protocol processor. |
doi_str_mv | 10.1109/ICVD.2003.1183136 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_1183136</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>1183136</ieee_id><sourcerecordid>1183136</sourcerecordid><originalsourceid>FETCH-LOGICAL-i175t-7d83274709e58f93575755f2a4f42c197ce99fac3bcb80684cf70d7c83b2753e3</originalsourceid><addsrcrecordid>eNotUNtOAjEUbLwkAvoBxpf9gcXTnu3t0aAoCYk-oK-kdM9KFbqkXTD-vWsgk8xkMpl5GMZuOYw5B3s_m3w8jgUA9tYgR3XGBgINlMoKPGdD0MpKbpSBCzbgoLC0SukrNsz5CwCMBD1gi7fUeso5xM_CxbrIfk31fvNvfbvdtZFil4sQ-7Dn2B5cFw5UROp-2vRd7I7tNhUu-XXoyHf7RNfssnGbTDcnHbH36dNi8lLOX59nk4d5GbiWXalrg0JXGixJ01iUuodshKuaSnhutSdrG-dx5VcGlKl8o6HW3uBKaImEI3Z33A1EtNylsHXpd3l6A_8AFkZTAA</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Processing and scheduling components in an innovative network processor architecture</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Vlachos, K. ; Nikolaou, N. ; Orphanoudakis, T. ; Perissakis, S. ; Pnevmatikatos, D. ; Kornaros, G. ; Sanchez, J.A. ; Konstantoulakis, G.</creator><creatorcontrib>Vlachos, K. ; Nikolaou, N. ; Orphanoudakis, T. ; Perissakis, S. ; Pnevmatikatos, D. ; Kornaros, G. ; Sanchez, J.A. ; Konstantoulakis, G.</creatorcontrib><description>In this paper, we describe the architecture of an innovative network processor aiming at the acceleration of packet processing in high speed network interfaces and at the tight coupling of low and high level protocols. The proposed design uses programmable hard-wired components with line rate throughput and is capable of executing protocols and handling efficiently high and low level streaming operations. We discuss the details of the main innovation of the proposed design, which incorporates a three stage RISC-based pipelined module and a composite scheduling unit for internal resource management and outgoing traffic shaping. When both components are integrated on the same platform then maximum and fair utilization of the available resources is achieved. Quantitative performance results are given, both by means of microcode profiling and simulation for indicative applications of the protocol processor.</description><identifier>ISSN: 1063-9667</identifier><identifier>ISBN: 0769518680</identifier><identifier>ISBN: 9780769518688</identifier><identifier>EISSN: 2380-6923</identifier><identifier>DOI: 10.1109/ICVD.2003.1183136</identifier><language>eng</language><publisher>IEEE</publisher><subject>Acceleration ; Hardware ; Intelligent networks ; Job shop scheduling ; Processor scheduling ; Protocols ; Reduced instruction set computing ; Telecommunication traffic ; Throughput ; Traffic control</subject><ispartof>16th International Conference on VLSI Design, 2003. Proceedings, 2003, p.195-201</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/1183136$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,4050,4051,27925,54920</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/1183136$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Vlachos, K.</creatorcontrib><creatorcontrib>Nikolaou, N.</creatorcontrib><creatorcontrib>Orphanoudakis, T.</creatorcontrib><creatorcontrib>Perissakis, S.</creatorcontrib><creatorcontrib>Pnevmatikatos, D.</creatorcontrib><creatorcontrib>Kornaros, G.</creatorcontrib><creatorcontrib>Sanchez, J.A.</creatorcontrib><creatorcontrib>Konstantoulakis, G.</creatorcontrib><title>Processing and scheduling components in an innovative network processor architecture</title><title>16th International Conference on VLSI Design, 2003. Proceedings</title><addtitle>ICVD</addtitle><description>In this paper, we describe the architecture of an innovative network processor aiming at the acceleration of packet processing in high speed network interfaces and at the tight coupling of low and high level protocols. The proposed design uses programmable hard-wired components with line rate throughput and is capable of executing protocols and handling efficiently high and low level streaming operations. We discuss the details of the main innovation of the proposed design, which incorporates a three stage RISC-based pipelined module and a composite scheduling unit for internal resource management and outgoing traffic shaping. When both components are integrated on the same platform then maximum and fair utilization of the available resources is achieved. Quantitative performance results are given, both by means of microcode profiling and simulation for indicative applications of the protocol processor.</description><subject>Acceleration</subject><subject>Hardware</subject><subject>Intelligent networks</subject><subject>Job shop scheduling</subject><subject>Processor scheduling</subject><subject>Protocols</subject><subject>Reduced instruction set computing</subject><subject>Telecommunication traffic</subject><subject>Throughput</subject><subject>Traffic control</subject><issn>1063-9667</issn><issn>2380-6923</issn><isbn>0769518680</isbn><isbn>9780769518688</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2003</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNotUNtOAjEUbLwkAvoBxpf9gcXTnu3t0aAoCYk-oK-kdM9KFbqkXTD-vWsgk8xkMpl5GMZuOYw5B3s_m3w8jgUA9tYgR3XGBgINlMoKPGdD0MpKbpSBCzbgoLC0SukrNsz5CwCMBD1gi7fUeso5xM_CxbrIfk31fvNvfbvdtZFil4sQ-7Dn2B5cFw5UROp-2vRd7I7tNhUu-XXoyHf7RNfssnGbTDcnHbH36dNi8lLOX59nk4d5GbiWXalrg0JXGixJ01iUuodshKuaSnhutSdrG-dx5VcGlKl8o6HW3uBKaImEI3Z33A1EtNylsHXpd3l6A_8AFkZTAA</recordid><startdate>2003</startdate><enddate>2003</enddate><creator>Vlachos, K.</creator><creator>Nikolaou, N.</creator><creator>Orphanoudakis, T.</creator><creator>Perissakis, S.</creator><creator>Pnevmatikatos, D.</creator><creator>Kornaros, G.</creator><creator>Sanchez, J.A.</creator><creator>Konstantoulakis, G.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>2003</creationdate><title>Processing and scheduling components in an innovative network processor architecture</title><author>Vlachos, K. ; Nikolaou, N. ; Orphanoudakis, T. ; Perissakis, S. ; Pnevmatikatos, D. ; Kornaros, G. ; Sanchez, J.A. ; Konstantoulakis, G.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i175t-7d83274709e58f93575755f2a4f42c197ce99fac3bcb80684cf70d7c83b2753e3</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2003</creationdate><topic>Acceleration</topic><topic>Hardware</topic><topic>Intelligent networks</topic><topic>Job shop scheduling</topic><topic>Processor scheduling</topic><topic>Protocols</topic><topic>Reduced instruction set computing</topic><topic>Telecommunication traffic</topic><topic>Throughput</topic><topic>Traffic control</topic><toplevel>online_resources</toplevel><creatorcontrib>Vlachos, K.</creatorcontrib><creatorcontrib>Nikolaou, N.</creatorcontrib><creatorcontrib>Orphanoudakis, T.</creatorcontrib><creatorcontrib>Perissakis, S.</creatorcontrib><creatorcontrib>Pnevmatikatos, D.</creatorcontrib><creatorcontrib>Kornaros, G.</creatorcontrib><creatorcontrib>Sanchez, J.A.</creatorcontrib><creatorcontrib>Konstantoulakis, G.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Vlachos, K.</au><au>Nikolaou, N.</au><au>Orphanoudakis, T.</au><au>Perissakis, S.</au><au>Pnevmatikatos, D.</au><au>Kornaros, G.</au><au>Sanchez, J.A.</au><au>Konstantoulakis, G.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Processing and scheduling components in an innovative network processor architecture</atitle><btitle>16th International Conference on VLSI Design, 2003. Proceedings</btitle><stitle>ICVD</stitle><date>2003</date><risdate>2003</risdate><spage>195</spage><epage>201</epage><pages>195-201</pages><issn>1063-9667</issn><eissn>2380-6923</eissn><isbn>0769518680</isbn><isbn>9780769518688</isbn><abstract>In this paper, we describe the architecture of an innovative network processor aiming at the acceleration of packet processing in high speed network interfaces and at the tight coupling of low and high level protocols. The proposed design uses programmable hard-wired components with line rate throughput and is capable of executing protocols and handling efficiently high and low level streaming operations. We discuss the details of the main innovation of the proposed design, which incorporates a three stage RISC-based pipelined module and a composite scheduling unit for internal resource management and outgoing traffic shaping. When both components are integrated on the same platform then maximum and fair utilization of the available resources is achieved. Quantitative performance results are given, both by means of microcode profiling and simulation for indicative applications of the protocol processor.</abstract><pub>IEEE</pub><doi>10.1109/ICVD.2003.1183136</doi><tpages>7</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 1063-9667 |
ispartof | 16th International Conference on VLSI Design, 2003. Proceedings, 2003, p.195-201 |
issn | 1063-9667 2380-6923 |
language | eng |
recordid | cdi_ieee_primary_1183136 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | Acceleration Hardware Intelligent networks Job shop scheduling Processor scheduling Protocols Reduced instruction set computing Telecommunication traffic Throughput Traffic control |
title | Processing and scheduling components in an innovative network processor architecture |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-26T20%3A44%3A35IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Processing%20and%20scheduling%20components%20in%20an%20innovative%20network%20processor%20architecture&rft.btitle=16th%20International%20Conference%20on%20VLSI%20Design,%202003.%20Proceedings&rft.au=Vlachos,%20K.&rft.date=2003&rft.spage=195&rft.epage=201&rft.pages=195-201&rft.issn=1063-9667&rft.eissn=2380-6923&rft.isbn=0769518680&rft.isbn_list=9780769518688&rft_id=info:doi/10.1109/ICVD.2003.1183136&rft_dat=%3Cieee_6IE%3E1183136%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=1183136&rfr_iscdi=true |