ESD reliability challenges for RF/mixed signal design and processing

Summary form only given. The ESD reliability challenges faced from technology generations, as well as, circuit design point of view are reviewed. After a brief introduction on the fundamental of electrostatic discharge, detailed description on the ESD testing and models are presented. This intended...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Iyer, N.M., Radhakrishnan, M.K.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 21
container_issue
container_start_page 20
container_title
container_volume
creator Iyer, N.M.
Radhakrishnan, M.K.
description Summary form only given. The ESD reliability challenges faced from technology generations, as well as, circuit design point of view are reviewed. After a brief introduction on the fundamental of electrostatic discharge, detailed description on the ESD testing and models are presented. This intended to provide an in-depth insight into the ESD models, physical and circuit equivalents, relevant international testing standards and procedures for beginners and experts. Novel testing methods for effective device characterization/parameter extraction for circuit level simulation is highlighted. This is a key learning step for circuit designers as such a inter-disciplinary topic is of high interest since it can link the physical failures to circuit simulation. This is followed by a review on the basic on-chip ESD protection building blocks in terms of stand-alone devices and integrated protection circuit schemes. In this section, the ESD specific behavior and application of various standard protection devices such as resistors, diodes, grounded gate nMOST, etc. are explained. Influence of the silicon process and scaling is discussed along with device optimization specific for ESD performance. In the second part of the tutorial, extensive in-depth overview on the entire spectrum of ESD protection circuit design for various technologies such as CMOS and BiCMOS is presented.
doi_str_mv 10.1109/ICVD.2003.1183108
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_1183108</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>1183108</ieee_id><sourcerecordid>1183108</sourcerecordid><originalsourceid>FETCH-LOGICAL-g155t-5ff3d8e93e578444f195815f8b6b38d913d4c4cb3ab7385708abfbfbde8337743</originalsourceid><addsrcrecordid>eNotj8tqwzAQRUUf0CTtB5Ru9ANORhlLGi1LHm0gUOhrG2Rr5Ko4TrCyaP6-KQ13cc_dHLhC3CsYKwVuspp9zsdTADxNQgV0IQZTJCiMm-KlGII1TisyBFdioMBg4YyxN2KY8zcAkAY7EPPF21z23CZfpTYdjrL-8m3LXcNZxl0vX5eTbfrhIHNqOt_KwH8gfRfkvt_VnHPqmltxHX2b-e7cI_GxXLzPnov1y9Nq9rguGqX1odAxYiB2yNpSWZZROU1KR6pMhRScwlDWZV2hryyStkC-iqcEJkRrSxyJh39vYubNvk9b3x835_f4C0pSS9s</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>ESD reliability challenges for RF/mixed signal design and processing</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Iyer, N.M. ; Radhakrishnan, M.K.</creator><creatorcontrib>Iyer, N.M. ; Radhakrishnan, M.K.</creatorcontrib><description>Summary form only given. The ESD reliability challenges faced from technology generations, as well as, circuit design point of view are reviewed. After a brief introduction on the fundamental of electrostatic discharge, detailed description on the ESD testing and models are presented. This intended to provide an in-depth insight into the ESD models, physical and circuit equivalents, relevant international testing standards and procedures for beginners and experts. Novel testing methods for effective device characterization/parameter extraction for circuit level simulation is highlighted. This is a key learning step for circuit designers as such a inter-disciplinary topic is of high interest since it can link the physical failures to circuit simulation. This is followed by a review on the basic on-chip ESD protection building blocks in terms of stand-alone devices and integrated protection circuit schemes. In this section, the ESD specific behavior and application of various standard protection devices such as resistors, diodes, grounded gate nMOST, etc. are explained. Influence of the silicon process and scaling is discussed along with device optimization specific for ESD performance. In the second part of the tutorial, extensive in-depth overview on the entire spectrum of ESD protection circuit design for various technologies such as CMOS and BiCMOS is presented.</description><identifier>ISSN: 1063-9667</identifier><identifier>ISBN: 0769518680</identifier><identifier>ISBN: 9780769518688</identifier><identifier>EISSN: 2380-6923</identifier><identifier>DOI: 10.1109/ICVD.2003.1183108</identifier><language>eng</language><publisher>IEEE</publisher><subject>Circuit simulation ; Circuit synthesis ; Circuit testing ; CMOS technology ; Electrostatic discharge ; Parameter extraction ; Protection ; Radio frequency ; Resistors ; Signal design</subject><ispartof>16th International Conference on VLSI Design, 2003. Proceedings, 2003, p.20-21</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/1183108$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,776,780,785,786,2052,4036,4037,27902,54895</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/1183108$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Iyer, N.M.</creatorcontrib><creatorcontrib>Radhakrishnan, M.K.</creatorcontrib><title>ESD reliability challenges for RF/mixed signal design and processing</title><title>16th International Conference on VLSI Design, 2003. Proceedings</title><addtitle>ICVD</addtitle><description>Summary form only given. The ESD reliability challenges faced from technology generations, as well as, circuit design point of view are reviewed. After a brief introduction on the fundamental of electrostatic discharge, detailed description on the ESD testing and models are presented. This intended to provide an in-depth insight into the ESD models, physical and circuit equivalents, relevant international testing standards and procedures for beginners and experts. Novel testing methods for effective device characterization/parameter extraction for circuit level simulation is highlighted. This is a key learning step for circuit designers as such a inter-disciplinary topic is of high interest since it can link the physical failures to circuit simulation. This is followed by a review on the basic on-chip ESD protection building blocks in terms of stand-alone devices and integrated protection circuit schemes. In this section, the ESD specific behavior and application of various standard protection devices such as resistors, diodes, grounded gate nMOST, etc. are explained. Influence of the silicon process and scaling is discussed along with device optimization specific for ESD performance. In the second part of the tutorial, extensive in-depth overview on the entire spectrum of ESD protection circuit design for various technologies such as CMOS and BiCMOS is presented.</description><subject>Circuit simulation</subject><subject>Circuit synthesis</subject><subject>Circuit testing</subject><subject>CMOS technology</subject><subject>Electrostatic discharge</subject><subject>Parameter extraction</subject><subject>Protection</subject><subject>Radio frequency</subject><subject>Resistors</subject><subject>Signal design</subject><issn>1063-9667</issn><issn>2380-6923</issn><isbn>0769518680</isbn><isbn>9780769518688</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2003</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNotj8tqwzAQRUUf0CTtB5Ru9ANORhlLGi1LHm0gUOhrG2Rr5Ko4TrCyaP6-KQ13cc_dHLhC3CsYKwVuspp9zsdTADxNQgV0IQZTJCiMm-KlGII1TisyBFdioMBg4YyxN2KY8zcAkAY7EPPF21z23CZfpTYdjrL-8m3LXcNZxl0vX5eTbfrhIHNqOt_KwH8gfRfkvt_VnHPqmltxHX2b-e7cI_GxXLzPnov1y9Nq9rguGqX1odAxYiB2yNpSWZZROU1KR6pMhRScwlDWZV2hryyStkC-iqcEJkRrSxyJh39vYubNvk9b3x835_f4C0pSS9s</recordid><startdate>2003</startdate><enddate>2003</enddate><creator>Iyer, N.M.</creator><creator>Radhakrishnan, M.K.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>2003</creationdate><title>ESD reliability challenges for RF/mixed signal design and processing</title><author>Iyer, N.M. ; Radhakrishnan, M.K.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-g155t-5ff3d8e93e578444f195815f8b6b38d913d4c4cb3ab7385708abfbfbde8337743</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2003</creationdate><topic>Circuit simulation</topic><topic>Circuit synthesis</topic><topic>Circuit testing</topic><topic>CMOS technology</topic><topic>Electrostatic discharge</topic><topic>Parameter extraction</topic><topic>Protection</topic><topic>Radio frequency</topic><topic>Resistors</topic><topic>Signal design</topic><toplevel>online_resources</toplevel><creatorcontrib>Iyer, N.M.</creatorcontrib><creatorcontrib>Radhakrishnan, M.K.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Iyer, N.M.</au><au>Radhakrishnan, M.K.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>ESD reliability challenges for RF/mixed signal design and processing</atitle><btitle>16th International Conference on VLSI Design, 2003. Proceedings</btitle><stitle>ICVD</stitle><date>2003</date><risdate>2003</risdate><spage>20</spage><epage>21</epage><pages>20-21</pages><issn>1063-9667</issn><eissn>2380-6923</eissn><isbn>0769518680</isbn><isbn>9780769518688</isbn><abstract>Summary form only given. The ESD reliability challenges faced from technology generations, as well as, circuit design point of view are reviewed. After a brief introduction on the fundamental of electrostatic discharge, detailed description on the ESD testing and models are presented. This intended to provide an in-depth insight into the ESD models, physical and circuit equivalents, relevant international testing standards and procedures for beginners and experts. Novel testing methods for effective device characterization/parameter extraction for circuit level simulation is highlighted. This is a key learning step for circuit designers as such a inter-disciplinary topic is of high interest since it can link the physical failures to circuit simulation. This is followed by a review on the basic on-chip ESD protection building blocks in terms of stand-alone devices and integrated protection circuit schemes. In this section, the ESD specific behavior and application of various standard protection devices such as resistors, diodes, grounded gate nMOST, etc. are explained. Influence of the silicon process and scaling is discussed along with device optimization specific for ESD performance. In the second part of the tutorial, extensive in-depth overview on the entire spectrum of ESD protection circuit design for various technologies such as CMOS and BiCMOS is presented.</abstract><pub>IEEE</pub><doi>10.1109/ICVD.2003.1183108</doi><tpages>2</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 1063-9667
ispartof 16th International Conference on VLSI Design, 2003. Proceedings, 2003, p.20-21
issn 1063-9667
2380-6923
language eng
recordid cdi_ieee_primary_1183108
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Circuit simulation
Circuit synthesis
Circuit testing
CMOS technology
Electrostatic discharge
Parameter extraction
Protection
Radio frequency
Resistors
Signal design
title ESD reliability challenges for RF/mixed signal design and processing
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-29T07%3A36%3A13IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=ESD%20reliability%20challenges%20for%20RF/mixed%20signal%20design%20and%20processing&rft.btitle=16th%20International%20Conference%20on%20VLSI%20Design,%202003.%20Proceedings&rft.au=Iyer,%20N.M.&rft.date=2003&rft.spage=20&rft.epage=21&rft.pages=20-21&rft.issn=1063-9667&rft.eissn=2380-6923&rft.isbn=0769518680&rft.isbn_list=9780769518688&rft_id=info:doi/10.1109/ICVD.2003.1183108&rft_dat=%3Cieee_6IE%3E1183108%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=1183108&rfr_iscdi=true