Fast and Real-Time Thermal-Aware Floorplan Methodology for SoC
When designing system on chip (SoC), it is crucial to ensure that the temperature stays as lowest as possible during scenario operation. For that, the placement of system blocks on the chip should be carefully planned, and simulations should be conducted repeatedly until the final temperature-optimi...
Gespeichert in:
Veröffentlicht in: | IEEE transactions on components, packaging, and manufacturing technology (2011) packaging, and manufacturing technology (2011), 2024-09, Vol.14 (9), p.1568-1576 |
---|---|
Hauptverfasser: | , , , , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | When designing system on chip (SoC), it is crucial to ensure that the temperature stays as lowest as possible during scenario operation. For that, the placement of system blocks on the chip should be carefully planned, and simulations should be conducted repeatedly until the final temperature-optimized floorplan is determined. However, this process is time-consuming. To solve this issue, the authors propose an efficient method for calculating the temperature distribution in real-time based on thermal resistance matrix (TRM), which can help designers identify the optimal arrangement case with the lowest temperature easily. The calculated temperature distribution plots of the chip are presented, which agree with computational fluid dynamics (CFDs) results. |
---|---|
ISSN: | 2156-3950 2156-3985 |
DOI: | 10.1109/TCPMT.2024.3429353 |