SoC design using behavioral level virtual components

While SoC design and virtual component (VC) reuse are on their way to becoming unavoidable practices, the increasing complexity of applications and of VCs themselves will soon require new design methodologies. Designing faster and providing highly flexible components will require raising the abstrac...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: Casseau, E.
Format: Tagungsbericht
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 500 vol.2
container_issue
container_start_page 497
container_title
container_volume 2
creator Casseau, E.
description While SoC design and virtual component (VC) reuse are on their way to becoming unavoidable practices, the increasing complexity of applications and of VCs themselves will soon require new design methodologies. Designing faster and providing highly flexible components will require raising the abstraction level and benefiting from higher-level integration tools. High level synthesis (HLS) is a promising approach to quickly generate RTL architectures from a behavioral description. While flexibility of currently used soft IPs (intellectual properties) is mainly limited to optimizing the logic synthesis flow - even using genericity -, behavioral IPs introduce architectural flexibility and thus allow a closer adaptation to the requirements of a target application. In this paper, a design approach for efficient VC design and reuse at the behavioral level is presented.
doi_str_mv 10.1109/ICECS.2002.1046206
format Conference Proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_1046206</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>1046206</ieee_id><sourcerecordid>1046206</sourcerecordid><originalsourceid>FETCH-LOGICAL-i173t-a6db34c6402276c1bd68ca20b7bff315c37ee173fb5c50f63fb23ffa0a6fde843</originalsourceid><addsrcrecordid>eNotT81qwzAYM4xBR5cXWC9-gWSf_5PjCN1WKOzQ7Vxs53PnkSYlTgN7-xlWIZAEQiBCnhhUjEHzvGu37aHiALxiIDUHfUeKxtSQKYxqtFiRIqUfyJBKguIPRB7GlnaY4mmg1xSHE3X4bZc4TranPS7Y0yVO8zUnP54v44DDnB7JfbB9wuKma_L1uv1s38v9x9uufdmXkRkxl1Z3TkivJXButGeu07W3HJxxIQimvDCIuRmc8gqCzoaLECxYHTqspViTzf9uRMTjZYpnO_0eb9_EHxQVRRI</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>SoC design using behavioral level virtual components</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Casseau, E.</creator><creatorcontrib>Casseau, E.</creatorcontrib><description>While SoC design and virtual component (VC) reuse are on their way to becoming unavoidable practices, the increasing complexity of applications and of VCs themselves will soon require new design methodologies. Designing faster and providing highly flexible components will require raising the abstraction level and benefiting from higher-level integration tools. High level synthesis (HLS) is a promising approach to quickly generate RTL architectures from a behavioral description. While flexibility of currently used soft IPs (intellectual properties) is mainly limited to optimizing the logic synthesis flow - even using genericity -, behavioral IPs introduce architectural flexibility and thus allow a closer adaptation to the requirements of a target application. In this paper, a design approach for efficient VC design and reuse at the behavioral level is presented.</description><identifier>ISBN: 9780780375963</identifier><identifier>ISBN: 0780375963</identifier><identifier>DOI: 10.1109/ICECS.2002.1046206</identifier><language>eng</language><publisher>IEEE</publisher><subject>Design methodology ; Hardware ; High level synthesis ; Intellectual property ; Laboratories ; Logic ; Time to market ; Timing ; Very large scale integration ; Virtual colonoscopy</subject><ispartof>9th International Conference on Electronics, Circuits and Systems, 2002, Vol.2, p.497-500 vol.2</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/1046206$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,776,780,785,786,2051,4035,4036,27904,54899</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/1046206$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Casseau, E.</creatorcontrib><title>SoC design using behavioral level virtual components</title><title>9th International Conference on Electronics, Circuits and Systems</title><addtitle>ICECS</addtitle><description>While SoC design and virtual component (VC) reuse are on their way to becoming unavoidable practices, the increasing complexity of applications and of VCs themselves will soon require new design methodologies. Designing faster and providing highly flexible components will require raising the abstraction level and benefiting from higher-level integration tools. High level synthesis (HLS) is a promising approach to quickly generate RTL architectures from a behavioral description. While flexibility of currently used soft IPs (intellectual properties) is mainly limited to optimizing the logic synthesis flow - even using genericity -, behavioral IPs introduce architectural flexibility and thus allow a closer adaptation to the requirements of a target application. In this paper, a design approach for efficient VC design and reuse at the behavioral level is presented.</description><subject>Design methodology</subject><subject>Hardware</subject><subject>High level synthesis</subject><subject>Intellectual property</subject><subject>Laboratories</subject><subject>Logic</subject><subject>Time to market</subject><subject>Timing</subject><subject>Very large scale integration</subject><subject>Virtual colonoscopy</subject><isbn>9780780375963</isbn><isbn>0780375963</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2002</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><sourceid>RIE</sourceid><recordid>eNotT81qwzAYM4xBR5cXWC9-gWSf_5PjCN1WKOzQ7Vxs53PnkSYlTgN7-xlWIZAEQiBCnhhUjEHzvGu37aHiALxiIDUHfUeKxtSQKYxqtFiRIqUfyJBKguIPRB7GlnaY4mmg1xSHE3X4bZc4TranPS7Y0yVO8zUnP54v44DDnB7JfbB9wuKma_L1uv1s38v9x9uufdmXkRkxl1Z3TkivJXButGeu07W3HJxxIQimvDCIuRmc8gqCzoaLECxYHTqspViTzf9uRMTjZYpnO_0eb9_EHxQVRRI</recordid><startdate>2002</startdate><enddate>2002</enddate><creator>Casseau, E.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>2002</creationdate><title>SoC design using behavioral level virtual components</title><author>Casseau, E.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i173t-a6db34c6402276c1bd68ca20b7bff315c37ee173fb5c50f63fb23ffa0a6fde843</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2002</creationdate><topic>Design methodology</topic><topic>Hardware</topic><topic>High level synthesis</topic><topic>Intellectual property</topic><topic>Laboratories</topic><topic>Logic</topic><topic>Time to market</topic><topic>Timing</topic><topic>Very large scale integration</topic><topic>Virtual colonoscopy</topic><toplevel>online_resources</toplevel><creatorcontrib>Casseau, E.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Casseau, E.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>SoC design using behavioral level virtual components</atitle><btitle>9th International Conference on Electronics, Circuits and Systems</btitle><stitle>ICECS</stitle><date>2002</date><risdate>2002</risdate><volume>2</volume><spage>497</spage><epage>500 vol.2</epage><pages>497-500 vol.2</pages><isbn>9780780375963</isbn><isbn>0780375963</isbn><abstract>While SoC design and virtual component (VC) reuse are on their way to becoming unavoidable practices, the increasing complexity of applications and of VCs themselves will soon require new design methodologies. Designing faster and providing highly flexible components will require raising the abstraction level and benefiting from higher-level integration tools. High level synthesis (HLS) is a promising approach to quickly generate RTL architectures from a behavioral description. While flexibility of currently used soft IPs (intellectual properties) is mainly limited to optimizing the logic synthesis flow - even using genericity -, behavioral IPs introduce architectural flexibility and thus allow a closer adaptation to the requirements of a target application. In this paper, a design approach for efficient VC design and reuse at the behavioral level is presented.</abstract><pub>IEEE</pub><doi>10.1109/ICECS.2002.1046206</doi></addata></record>
fulltext fulltext_linktorsrc
identifier ISBN: 9780780375963
ispartof 9th International Conference on Electronics, Circuits and Systems, 2002, Vol.2, p.497-500 vol.2
issn
language eng
recordid cdi_ieee_primary_1046206
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Design methodology
Hardware
High level synthesis
Intellectual property
Laboratories
Logic
Time to market
Timing
Very large scale integration
Virtual colonoscopy
title SoC design using behavioral level virtual components
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-22T08%3A11%3A11IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=SoC%20design%20using%20behavioral%20level%20virtual%20components&rft.btitle=9th%20International%20Conference%20on%20Electronics,%20Circuits%20and%20Systems&rft.au=Casseau,%20E.&rft.date=2002&rft.volume=2&rft.spage=497&rft.epage=500%20vol.2&rft.pages=497-500%20vol.2&rft.isbn=9780780375963&rft.isbn_list=0780375963&rft_id=info:doi/10.1109/ICECS.2002.1046206&rft_dat=%3Cieee_6IE%3E1046206%3C/ieee_6IE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=1046206&rfr_iscdi=true