Hardware Architecture for Reducing Worst-Case Latency in Fast SCF Polar Decoders
The Successive Cancellation Flip (SCF)-based decoding for polar codes requires significant latency at low SNRs. This paper proposes a low-latency SCF-based decoding and decoder architecture based on decoding history. In particular, a history memory structure for the Fast-SCF (FSCF) decoder has been...
Gespeichert in:
Veröffentlicht in: | IEEE access 2023, Vol.11, p.106210-106219 |
---|---|
Hauptverfasser: | , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 106219 |
---|---|
container_issue | |
container_start_page | 106210 |
container_title | IEEE access |
container_volume | 11 |
creator | Lee, Useok Lee, Jeahack Sunwoo, Myung Hoon |
description | The Successive Cancellation Flip (SCF)-based decoding for polar codes requires significant latency at low SNRs. This paper proposes a low-latency SCF-based decoding and decoder architecture based on decoding history. In particular, a history memory structure for the Fast-SCF (FSCF) decoder has been proposed. The proposed history memory can store the intermediate decoding result of the first decoding and reduce the latency by shortening the additional decoding distance of SCF-based decoding. Furthermore, codeword segmentation is used to compensate for the area increase due to the history memory. The proposed decoder was synthesized using the Samsung 28 nm standard cell library and compared with state-of-the-art polar decoders. The proposed History-based FSCF (HFSCF) decoder improved the worst-case throughput, and the result was approximately doubled compared to FSCF decoders that share the same decoder architecture. In addition, the normalized worst-case area efficiency was 78% higher than the FSCF decoder with the same flipping trial and 22% higher than the latest Belief Propagation Flip (BPF) decoder. |
doi_str_mv | 10.1109/ACCESS.2023.3318596 |
format | Article |
fullrecord | <record><control><sourceid>proquest_ieee_</sourceid><recordid>TN_cdi_ieee_primary_10261976</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>10261976</ieee_id><doaj_id>oai_doaj_org_article_f8f23ffd9af347da8132b203a85274de</doaj_id><sourcerecordid>2872459038</sourcerecordid><originalsourceid>FETCH-LOGICAL-c359t-b9b0eb79f3506f26caea7b2f29c616e4fcd13f1c2a8c46cf4a89235e617e223f3</originalsourceid><addsrcrecordid>eNpNUcFKxDAQLaKg6H6BHgKeuyaZNk2OS3VVWHBxFY9hmk60y7rRpIv491Yr4lxm5vHem4GXZaeCT4Xg5mJW11er1VRyCVMAoUuj9rIjKZTJoQS1_28-zCYprflQeoDK6ihb3mBsPzASm0X30vXk-t2w-BDZPbU7122f2VOIqc9rTMQW2NPWfbJuy-aYeraq52wZNhjZJbnQUkwn2YHHTaLJbz_OHudXD_VNvri7vq1ni9xBafq8MQ2npjIeSq68VA4Jq0Z6aZwSigrvWgFeOInaFcr5ArWRUJISFUkJHo6z29G3Dbi2b7F7xfhpA3b2Bwjx2WLsO7ch67UfFL416KGoWtQCZCM5oC5lVbQ0eJ2PXm8xvO8o9XYddnE7vG-lrmRRGg56YMHIcjGkFMn_XRXcfidhxyTsdxL2N4lBdTaqOiL6p5BKmErBF0zhg88</addsrcrecordid><sourcetype>Open Website</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2872459038</pqid></control><display><type>article</type><title>Hardware Architecture for Reducing Worst-Case Latency in Fast SCF Polar Decoders</title><source>IEEE Open Access Journals</source><source>DOAJ Directory of Open Access Journals</source><source>EZB-FREE-00999 freely available EZB journals</source><creator>Lee, Useok ; Lee, Jeahack ; Sunwoo, Myung Hoon</creator><creatorcontrib>Lee, Useok ; Lee, Jeahack ; Sunwoo, Myung Hoon</creatorcontrib><description>The Successive Cancellation Flip (SCF)-based decoding for polar codes requires significant latency at low SNRs. This paper proposes a low-latency SCF-based decoding and decoder architecture based on decoding history. In particular, a history memory structure for the Fast-SCF (FSCF) decoder has been proposed. The proposed history memory can store the intermediate decoding result of the first decoding and reduce the latency by shortening the additional decoding distance of SCF-based decoding. Furthermore, codeword segmentation is used to compensate for the area increase due to the history memory. The proposed decoder was synthesized using the Samsung 28 nm standard cell library and compared with state-of-the-art polar decoders. The proposed History-based FSCF (HFSCF) decoder improved the worst-case throughput, and the result was approximately doubled compared to FSCF decoders that share the same decoder architecture. In addition, the normalized worst-case area efficiency was 78% higher than the FSCF decoder with the same flipping trial and 22% higher than the latest Belief Propagation Flip (BPF) decoder.</description><identifier>ISSN: 2169-3536</identifier><identifier>EISSN: 2169-3536</identifier><identifier>DOI: 10.1109/ACCESS.2023.3318596</identifier><identifier>CODEN: IAECCG</identifier><language>eng</language><publisher>Piscataway: IEEE</publisher><subject>Computer architecture ; Decoders ; Decoding ; decoding history ; Hardware ; hardware architecture ; hardware implementation ; History ; Indexes ; Polar codes ; Power capacitors ; successive cancellation flip (SCF) ; Transforms ; worst-case latency</subject><ispartof>IEEE access, 2023, Vol.11, p.106210-106219</ispartof><rights>Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2023</rights><lds50>peer_reviewed</lds50><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><cites>FETCH-LOGICAL-c359t-b9b0eb79f3506f26caea7b2f29c616e4fcd13f1c2a8c46cf4a89235e617e223f3</cites><orcidid>0009-0000-7085-2194 ; 0000-0001-8291-8090 ; 0000-0001-6412-5185</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/10261976$$EHTML$$P50$$Gieee$$Hfree_for_read</linktohtml><link.rule.ids>314,776,780,860,2096,4010,27610,27900,27901,27902,54908</link.rule.ids></links><search><creatorcontrib>Lee, Useok</creatorcontrib><creatorcontrib>Lee, Jeahack</creatorcontrib><creatorcontrib>Sunwoo, Myung Hoon</creatorcontrib><title>Hardware Architecture for Reducing Worst-Case Latency in Fast SCF Polar Decoders</title><title>IEEE access</title><addtitle>Access</addtitle><description>The Successive Cancellation Flip (SCF)-based decoding for polar codes requires significant latency at low SNRs. This paper proposes a low-latency SCF-based decoding and decoder architecture based on decoding history. In particular, a history memory structure for the Fast-SCF (FSCF) decoder has been proposed. The proposed history memory can store the intermediate decoding result of the first decoding and reduce the latency by shortening the additional decoding distance of SCF-based decoding. Furthermore, codeword segmentation is used to compensate for the area increase due to the history memory. The proposed decoder was synthesized using the Samsung 28 nm standard cell library and compared with state-of-the-art polar decoders. The proposed History-based FSCF (HFSCF) decoder improved the worst-case throughput, and the result was approximately doubled compared to FSCF decoders that share the same decoder architecture. In addition, the normalized worst-case area efficiency was 78% higher than the FSCF decoder with the same flipping trial and 22% higher than the latest Belief Propagation Flip (BPF) decoder.</description><subject>Computer architecture</subject><subject>Decoders</subject><subject>Decoding</subject><subject>decoding history</subject><subject>Hardware</subject><subject>hardware architecture</subject><subject>hardware implementation</subject><subject>History</subject><subject>Indexes</subject><subject>Polar codes</subject><subject>Power capacitors</subject><subject>successive cancellation flip (SCF)</subject><subject>Transforms</subject><subject>worst-case latency</subject><issn>2169-3536</issn><issn>2169-3536</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2023</creationdate><recordtype>article</recordtype><sourceid>ESBDL</sourceid><sourceid>RIE</sourceid><sourceid>DOA</sourceid><recordid>eNpNUcFKxDAQLaKg6H6BHgKeuyaZNk2OS3VVWHBxFY9hmk60y7rRpIv491Yr4lxm5vHem4GXZaeCT4Xg5mJW11er1VRyCVMAoUuj9rIjKZTJoQS1_28-zCYprflQeoDK6ihb3mBsPzASm0X30vXk-t2w-BDZPbU7122f2VOIqc9rTMQW2NPWfbJuy-aYeraq52wZNhjZJbnQUkwn2YHHTaLJbz_OHudXD_VNvri7vq1ni9xBafq8MQ2npjIeSq68VA4Jq0Z6aZwSigrvWgFeOInaFcr5ArWRUJISFUkJHo6z29G3Dbi2b7F7xfhpA3b2Bwjx2WLsO7ch67UfFL416KGoWtQCZCM5oC5lVbQ0eJ2PXm8xvO8o9XYddnE7vG-lrmRRGg56YMHIcjGkFMn_XRXcfidhxyTsdxL2N4lBdTaqOiL6p5BKmErBF0zhg88</recordid><startdate>2023</startdate><enddate>2023</enddate><creator>Lee, Useok</creator><creator>Lee, Jeahack</creator><creator>Sunwoo, Myung Hoon</creator><general>IEEE</general><general>The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</general><scope>97E</scope><scope>ESBDL</scope><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope><scope>7SC</scope><scope>7SP</scope><scope>7SR</scope><scope>8BQ</scope><scope>8FD</scope><scope>JG9</scope><scope>JQ2</scope><scope>L7M</scope><scope>L~C</scope><scope>L~D</scope><scope>DOA</scope><orcidid>https://orcid.org/0009-0000-7085-2194</orcidid><orcidid>https://orcid.org/0000-0001-8291-8090</orcidid><orcidid>https://orcid.org/0000-0001-6412-5185</orcidid></search><sort><creationdate>2023</creationdate><title>Hardware Architecture for Reducing Worst-Case Latency in Fast SCF Polar Decoders</title><author>Lee, Useok ; Lee, Jeahack ; Sunwoo, Myung Hoon</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c359t-b9b0eb79f3506f26caea7b2f29c616e4fcd13f1c2a8c46cf4a89235e617e223f3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2023</creationdate><topic>Computer architecture</topic><topic>Decoders</topic><topic>Decoding</topic><topic>decoding history</topic><topic>Hardware</topic><topic>hardware architecture</topic><topic>hardware implementation</topic><topic>History</topic><topic>Indexes</topic><topic>Polar codes</topic><topic>Power capacitors</topic><topic>successive cancellation flip (SCF)</topic><topic>Transforms</topic><topic>worst-case latency</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Lee, Useok</creatorcontrib><creatorcontrib>Lee, Jeahack</creatorcontrib><creatorcontrib>Sunwoo, Myung Hoon</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE Open Access Journals</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE Electronic Library (IEL)</collection><collection>CrossRef</collection><collection>Computer and Information Systems Abstracts</collection><collection>Electronics & Communications Abstracts</collection><collection>Engineered Materials Abstracts</collection><collection>METADEX</collection><collection>Technology Research Database</collection><collection>Materials Research Database</collection><collection>ProQuest Computer Science Collection</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Computer and Information Systems Abstracts Academic</collection><collection>Computer and Information Systems Abstracts Professional</collection><collection>DOAJ Directory of Open Access Journals</collection><jtitle>IEEE access</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Lee, Useok</au><au>Lee, Jeahack</au><au>Sunwoo, Myung Hoon</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Hardware Architecture for Reducing Worst-Case Latency in Fast SCF Polar Decoders</atitle><jtitle>IEEE access</jtitle><stitle>Access</stitle><date>2023</date><risdate>2023</risdate><volume>11</volume><spage>106210</spage><epage>106219</epage><pages>106210-106219</pages><issn>2169-3536</issn><eissn>2169-3536</eissn><coden>IAECCG</coden><abstract>The Successive Cancellation Flip (SCF)-based decoding for polar codes requires significant latency at low SNRs. This paper proposes a low-latency SCF-based decoding and decoder architecture based on decoding history. In particular, a history memory structure for the Fast-SCF (FSCF) decoder has been proposed. The proposed history memory can store the intermediate decoding result of the first decoding and reduce the latency by shortening the additional decoding distance of SCF-based decoding. Furthermore, codeword segmentation is used to compensate for the area increase due to the history memory. The proposed decoder was synthesized using the Samsung 28 nm standard cell library and compared with state-of-the-art polar decoders. The proposed History-based FSCF (HFSCF) decoder improved the worst-case throughput, and the result was approximately doubled compared to FSCF decoders that share the same decoder architecture. In addition, the normalized worst-case area efficiency was 78% higher than the FSCF decoder with the same flipping trial and 22% higher than the latest Belief Propagation Flip (BPF) decoder.</abstract><cop>Piscataway</cop><pub>IEEE</pub><doi>10.1109/ACCESS.2023.3318596</doi><tpages>10</tpages><orcidid>https://orcid.org/0009-0000-7085-2194</orcidid><orcidid>https://orcid.org/0000-0001-8291-8090</orcidid><orcidid>https://orcid.org/0000-0001-6412-5185</orcidid><oa>free_for_read</oa></addata></record> |
fulltext | fulltext |
identifier | ISSN: 2169-3536 |
ispartof | IEEE access, 2023, Vol.11, p.106210-106219 |
issn | 2169-3536 2169-3536 |
language | eng |
recordid | cdi_ieee_primary_10261976 |
source | IEEE Open Access Journals; DOAJ Directory of Open Access Journals; EZB-FREE-00999 freely available EZB journals |
subjects | Computer architecture Decoders Decoding decoding history Hardware hardware architecture hardware implementation History Indexes Polar codes Power capacitors successive cancellation flip (SCF) Transforms worst-case latency |
title | Hardware Architecture for Reducing Worst-Case Latency in Fast SCF Polar Decoders |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-05T14%3A19%3A42IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_ieee_&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Hardware%20Architecture%20for%20Reducing%20Worst-Case%20Latency%20in%20Fast%20SCF%20Polar%20Decoders&rft.jtitle=IEEE%20access&rft.au=Lee,%20Useok&rft.date=2023&rft.volume=11&rft.spage=106210&rft.epage=106219&rft.pages=106210-106219&rft.issn=2169-3536&rft.eissn=2169-3536&rft.coden=IAECCG&rft_id=info:doi/10.1109/ACCESS.2023.3318596&rft_dat=%3Cproquest_ieee_%3E2872459038%3C/proquest_ieee_%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=2872459038&rft_id=info:pmid/&rft_ieee_id=10261976&rft_doaj_id=oai_doaj_org_article_f8f23ffd9af347da8132b203a85274de&rfr_iscdi=true |