Automating system on a chip customized design integration, specification, and verification through a single, integrated service
A user specified high level design selects a plurality of IP cores for placement in a customized system on a chip. A single integrated service automatically performs each of a design integration phase, specification phase, and verification phase for the user specified high level design to generate a...
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Hira Kalpesh On Bill N Harper Jeffrey D Nguyen Giang Rakes James M |
description | A user specified high level design selects a plurality of IP cores for placement in a customized system on a chip. A single integrated service automatically performs each of a design integration phase, specification phase, and verification phase for the user specified high level design to generate an integration file specifying stitching between a plurality of pins of each of the plurality of IP cores, a specification file specifying one or more characteristics of the customized system on a chip based on the user specified high level design, and a verification testbench for verification of the user specified high level design. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US9589089B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US9589089B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US9589089B23</originalsourceid><addsrcrecordid>eNqNjL0KwjAUhbs4iPoO9wEqiCK0o4rirs4lpKfphTYJuWlBF1_dDKWz0-H8fcvsexqi61Vka0jeEtGTs6RIt-xJD5JK_qCmGsLGEtsIE9Lc2ZzEQ3PDerLK1jQizAnFNrjBtIkmCd8hn-8JKAgja6yzRaM6wWbSVUa36_Ny38K7CuKVhkWsXo_yWJS7ojzvD39MfrLUSVQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Automating system on a chip customized design integration, specification, and verification through a single, integrated service</title><source>esp@cenet</source><creator>Hira Kalpesh ; On Bill N ; Harper Jeffrey D ; Nguyen Giang ; Rakes James M</creator><creatorcontrib>Hira Kalpesh ; On Bill N ; Harper Jeffrey D ; Nguyen Giang ; Rakes James M</creatorcontrib><description>A user specified high level design selects a plurality of IP cores for placement in a customized system on a chip. A single integrated service automatically performs each of a design integration phase, specification phase, and verification phase for the user specified high level design to generate an integration file specifying stitching between a plurality of pins of each of the plurality of IP cores, a specification file specifying one or more characteristics of the customized system on a chip based on the user specified high level design, and a verification testbench for verification of the user specified high level design.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2017</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20170307&DB=EPODOC&CC=US&NR=9589089B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20170307&DB=EPODOC&CC=US&NR=9589089B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Hira Kalpesh</creatorcontrib><creatorcontrib>On Bill N</creatorcontrib><creatorcontrib>Harper Jeffrey D</creatorcontrib><creatorcontrib>Nguyen Giang</creatorcontrib><creatorcontrib>Rakes James M</creatorcontrib><title>Automating system on a chip customized design integration, specification, and verification through a single, integrated service</title><description>A user specified high level design selects a plurality of IP cores for placement in a customized system on a chip. A single integrated service automatically performs each of a design integration phase, specification phase, and verification phase for the user specified high level design to generate an integration file specifying stitching between a plurality of pins of each of the plurality of IP cores, a specification file specifying one or more characteristics of the customized system on a chip based on the user specified high level design, and a verification testbench for verification of the user specified high level design.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2017</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjL0KwjAUhbs4iPoO9wEqiCK0o4rirs4lpKfphTYJuWlBF1_dDKWz0-H8fcvsexqi61Vka0jeEtGTs6RIt-xJD5JK_qCmGsLGEtsIE9Lc2ZzEQ3PDerLK1jQizAnFNrjBtIkmCd8hn-8JKAgja6yzRaM6wWbSVUa36_Ny38K7CuKVhkWsXo_yWJS7ojzvD39MfrLUSVQ</recordid><startdate>20170307</startdate><enddate>20170307</enddate><creator>Hira Kalpesh</creator><creator>On Bill N</creator><creator>Harper Jeffrey D</creator><creator>Nguyen Giang</creator><creator>Rakes James M</creator><scope>EVB</scope></search><sort><creationdate>20170307</creationdate><title>Automating system on a chip customized design integration, specification, and verification through a single, integrated service</title><author>Hira Kalpesh ; On Bill N ; Harper Jeffrey D ; Nguyen Giang ; Rakes James M</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US9589089B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2017</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>Hira Kalpesh</creatorcontrib><creatorcontrib>On Bill N</creatorcontrib><creatorcontrib>Harper Jeffrey D</creatorcontrib><creatorcontrib>Nguyen Giang</creatorcontrib><creatorcontrib>Rakes James M</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Hira Kalpesh</au><au>On Bill N</au><au>Harper Jeffrey D</au><au>Nguyen Giang</au><au>Rakes James M</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Automating system on a chip customized design integration, specification, and verification through a single, integrated service</title><date>2017-03-07</date><risdate>2017</risdate><abstract>A user specified high level design selects a plurality of IP cores for placement in a customized system on a chip. A single integrated service automatically performs each of a design integration phase, specification phase, and verification phase for the user specified high level design to generate an integration file specifying stitching between a plurality of pins of each of the plurality of IP cores, a specification file specifying one or more characteristics of the customized system on a chip based on the user specified high level design, and a verification testbench for verification of the user specified high level design.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US9589089B2 |
source | esp@cenet |
subjects | CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING PHYSICS |
title | Automating system on a chip customized design integration, specification, and verification through a single, integrated service |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-19T17%3A41%3A32IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Hira%20Kalpesh&rft.date=2017-03-07&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS9589089B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |