Sharing program interrupt logic in a multithreaded processor

In one embodiment, a computer-implemented method includes requesting, by a first processor thread of a computer processor, access to exception tracking logic. The exception tracking logic is accessible by a plurality of processor threads. The first processor thread receives access to the exception t...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Billeci Michael, Farrell Mark S, Slegel Timothy J, Alexander Khary J, Jacobi Christian, Busaba Fadi Y
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Billeci Michael
Farrell Mark S
Slegel Timothy J
Alexander Khary J
Jacobi Christian
Busaba Fadi Y
description In one embodiment, a computer-implemented method includes requesting, by a first processor thread of a computer processor, access to exception tracking logic. The exception tracking logic is accessible by a plurality of processor threads. The first processor thread receives access to the exception tracking logic. The first processor thread executes a process in slow mode. Based on detecting an exception in slow mode, the first processor thread stores, in the exception tracking logic, exception information about the exception. The exception information is copied from the exception tracking logic to a set of external registers outside the exception tracking logic. The exception tracking logic is released to allow access to the exception tracking logic by other processor threads of the plurality of processor threads.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US9507602B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US9507602B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US9507602B23</originalsourceid><addsrcrecordid>eNrjZLAJzkgsysxLVygoyk8vSsxVyMwrSS0qKi0oUcjJT89MBvIVEhVyS3NKMksyilITU1JTQEqTU4uL84t4GFjTEnOKU3mhNDeDgptriLOHbmpBfnxqcUFicmpeakl8aLClqYG5mYGRk5ExEUoAxV4wEg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Sharing program interrupt logic in a multithreaded processor</title><source>esp@cenet</source><creator>Billeci Michael ; Farrell Mark S ; Slegel Timothy J ; Alexander Khary J ; Jacobi Christian ; Busaba Fadi Y</creator><creatorcontrib>Billeci Michael ; Farrell Mark S ; Slegel Timothy J ; Alexander Khary J ; Jacobi Christian ; Busaba Fadi Y</creatorcontrib><description>In one embodiment, a computer-implemented method includes requesting, by a first processor thread of a computer processor, access to exception tracking logic. The exception tracking logic is accessible by a plurality of processor threads. The first processor thread receives access to the exception tracking logic. The first processor thread executes a process in slow mode. Based on detecting an exception in slow mode, the first processor thread stores, in the exception tracking logic, exception information about the exception. The exception information is copied from the exception tracking logic to a set of external registers outside the exception tracking logic. The exception tracking logic is released to allow access to the exception tracking logic by other processor threads of the plurality of processor threads.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2016</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20161129&amp;DB=EPODOC&amp;CC=US&amp;NR=9507602B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,777,882,25545,76296</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20161129&amp;DB=EPODOC&amp;CC=US&amp;NR=9507602B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Billeci Michael</creatorcontrib><creatorcontrib>Farrell Mark S</creatorcontrib><creatorcontrib>Slegel Timothy J</creatorcontrib><creatorcontrib>Alexander Khary J</creatorcontrib><creatorcontrib>Jacobi Christian</creatorcontrib><creatorcontrib>Busaba Fadi Y</creatorcontrib><title>Sharing program interrupt logic in a multithreaded processor</title><description>In one embodiment, a computer-implemented method includes requesting, by a first processor thread of a computer processor, access to exception tracking logic. The exception tracking logic is accessible by a plurality of processor threads. The first processor thread receives access to the exception tracking logic. The first processor thread executes a process in slow mode. Based on detecting an exception in slow mode, the first processor thread stores, in the exception tracking logic, exception information about the exception. The exception information is copied from the exception tracking logic to a set of external registers outside the exception tracking logic. The exception tracking logic is released to allow access to the exception tracking logic by other processor threads of the plurality of processor threads.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2016</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLAJzkgsysxLVygoyk8vSsxVyMwrSS0qKi0oUcjJT89MBvIVEhVyS3NKMksyilITU1JTQEqTU4uL84t4GFjTEnOKU3mhNDeDgptriLOHbmpBfnxqcUFicmpeakl8aLClqYG5mYGRk5ExEUoAxV4wEg</recordid><startdate>20161129</startdate><enddate>20161129</enddate><creator>Billeci Michael</creator><creator>Farrell Mark S</creator><creator>Slegel Timothy J</creator><creator>Alexander Khary J</creator><creator>Jacobi Christian</creator><creator>Busaba Fadi Y</creator><scope>EVB</scope></search><sort><creationdate>20161129</creationdate><title>Sharing program interrupt logic in a multithreaded processor</title><author>Billeci Michael ; Farrell Mark S ; Slegel Timothy J ; Alexander Khary J ; Jacobi Christian ; Busaba Fadi Y</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US9507602B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2016</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>Billeci Michael</creatorcontrib><creatorcontrib>Farrell Mark S</creatorcontrib><creatorcontrib>Slegel Timothy J</creatorcontrib><creatorcontrib>Alexander Khary J</creatorcontrib><creatorcontrib>Jacobi Christian</creatorcontrib><creatorcontrib>Busaba Fadi Y</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Billeci Michael</au><au>Farrell Mark S</au><au>Slegel Timothy J</au><au>Alexander Khary J</au><au>Jacobi Christian</au><au>Busaba Fadi Y</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Sharing program interrupt logic in a multithreaded processor</title><date>2016-11-29</date><risdate>2016</risdate><abstract>In one embodiment, a computer-implemented method includes requesting, by a first processor thread of a computer processor, access to exception tracking logic. The exception tracking logic is accessible by a plurality of processor threads. The first processor thread receives access to the exception tracking logic. The first processor thread executes a process in slow mode. Based on detecting an exception in slow mode, the first processor thread stores, in the exception tracking logic, exception information about the exception. The exception information is copied from the exception tracking logic to a set of external registers outside the exception tracking logic. The exception tracking logic is released to allow access to the exception tracking logic by other processor threads of the plurality of processor threads.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US9507602B2
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Sharing program interrupt logic in a multithreaded processor
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-21T04%3A37%3A01IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Billeci%20Michael&rft.date=2016-11-29&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS9507602B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true