Write address synchronization in 2 read/1write SRAM arrays

An aspect relates to a memory array that includes at least a first and a second six transistor static random access memory cell, and first and second address decoders. The first address decoder comprises a first latch, the second address decoder a second latch. First and second address data paths pr...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Barowski Harry, Penth Silke, Penth Wolfgang, Werner Tobias
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Barowski Harry
Penth Silke
Penth Wolfgang
Werner Tobias
description An aspect relates to a memory array that includes at least a first and a second six transistor static random access memory cell, and first and second address decoders. The first address decoder comprises a first latch, the second address decoder a second latch. First and second address data paths provide first and second address data to the at least two address decoders. The first latch is electrically conductive connected to the first data path and the second latch is electrically conductive connected to the second data path. The first latch is further electrically conductive connectable to the second data path via a first multiplexer. The first multiplexer and the at least two latches are configured to be selectively operated in a first write mode for a write access or in a read mode for a read access to the memory array.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US9437285B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US9437285B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US9437285B13</originalsourceid><addsrcrecordid>eNrjZLAKL8osSVVITEkpSi0uViiuzEvOKMrPy6xKLMnMz1PIzFMwUihKTUzRNywHKwwOcvRVSCwqSqws5mFgTUvMKU7lhdLcDApuriHOHrqpBfnxqcUFicmpeakl8aHBlibG5kYWpk6GxkQoAQDlyi41</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Write address synchronization in 2 read/1write SRAM arrays</title><source>esp@cenet</source><creator>Barowski Harry ; Penth Silke ; Penth Wolfgang ; Werner Tobias</creator><creatorcontrib>Barowski Harry ; Penth Silke ; Penth Wolfgang ; Werner Tobias</creatorcontrib><description>An aspect relates to a memory array that includes at least a first and a second six transistor static random access memory cell, and first and second address decoders. The first address decoder comprises a first latch, the second address decoder a second latch. First and second address data paths provide first and second address data to the at least two address decoders. The first latch is electrically conductive connected to the first data path and the second latch is electrically conductive connected to the second data path. The first latch is further electrically conductive connectable to the second data path via a first multiplexer. The first multiplexer and the at least two latches are configured to be selectively operated in a first write mode for a write access or in a read mode for a read access to the memory array.</description><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2016</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20160906&amp;DB=EPODOC&amp;CC=US&amp;NR=9437285B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20160906&amp;DB=EPODOC&amp;CC=US&amp;NR=9437285B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Barowski Harry</creatorcontrib><creatorcontrib>Penth Silke</creatorcontrib><creatorcontrib>Penth Wolfgang</creatorcontrib><creatorcontrib>Werner Tobias</creatorcontrib><title>Write address synchronization in 2 read/1write SRAM arrays</title><description>An aspect relates to a memory array that includes at least a first and a second six transistor static random access memory cell, and first and second address decoders. The first address decoder comprises a first latch, the second address decoder a second latch. First and second address data paths provide first and second address data to the at least two address decoders. The first latch is electrically conductive connected to the first data path and the second latch is electrically conductive connected to the second data path. The first latch is further electrically conductive connectable to the second data path via a first multiplexer. The first multiplexer and the at least two latches are configured to be selectively operated in a first write mode for a write access or in a read mode for a read access to the memory array.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2016</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLAKL8osSVVITEkpSi0uViiuzEvOKMrPy6xKLMnMz1PIzFMwUihKTUzRNywHKwwOcvRVSCwqSqws5mFgTUvMKU7lhdLcDApuriHOHrqpBfnxqcUFicmpeakl8aHBlibG5kYWpk6GxkQoAQDlyi41</recordid><startdate>20160906</startdate><enddate>20160906</enddate><creator>Barowski Harry</creator><creator>Penth Silke</creator><creator>Penth Wolfgang</creator><creator>Werner Tobias</creator><scope>EVB</scope></search><sort><creationdate>20160906</creationdate><title>Write address synchronization in 2 read/1write SRAM arrays</title><author>Barowski Harry ; Penth Silke ; Penth Wolfgang ; Werner Tobias</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US9437285B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2016</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>Barowski Harry</creatorcontrib><creatorcontrib>Penth Silke</creatorcontrib><creatorcontrib>Penth Wolfgang</creatorcontrib><creatorcontrib>Werner Tobias</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Barowski Harry</au><au>Penth Silke</au><au>Penth Wolfgang</au><au>Werner Tobias</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Write address synchronization in 2 read/1write SRAM arrays</title><date>2016-09-06</date><risdate>2016</risdate><abstract>An aspect relates to a memory array that includes at least a first and a second six transistor static random access memory cell, and first and second address decoders. The first address decoder comprises a first latch, the second address decoder a second latch. First and second address data paths provide first and second address data to the at least two address decoders. The first latch is electrically conductive connected to the first data path and the second latch is electrically conductive connected to the second data path. The first latch is further electrically conductive connectable to the second data path via a first multiplexer. The first multiplexer and the at least two latches are configured to be selectively operated in a first write mode for a write access or in a read mode for a read access to the memory array.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US9437285B1
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title Write address synchronization in 2 read/1write SRAM arrays
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-25T03%3A29%3A13IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Barowski%20Harry&rft.date=2016-09-06&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS9437285B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true