Nonvolatile memory device including a peripheral circuit to receive an address in synch with one of a rising and falling edge of a signal regardless of whether a first or second alignment type is selected and nonvolatile memory system including the same
A flash memory device including: a memory cell array; a signal generator inputting a first data fetch signal and outputting a second data fetch signal; and an output buffer circuit configured to output data from the memory cell array in sync with rising and falling edges of the second data fetch sig...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | LEE KYEONG-HAN LEE DONG-YANG KWON SEOKON |
description | A flash memory device including: a memory cell array; a signal generator inputting a first data fetch signal and outputting a second data fetch signal; and an output buffer circuit configured to output data from the memory cell array in sync with rising and falling edges of the second data fetch signal, wherein second data fetch signal is output along with data output from the output buffer circuit. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US9368168B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US9368168B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US9368168B23</originalsourceid><addsrcrecordid>eNqNj7FOA0EMRK-hQIF_8A9QhEhRaIlAVDRAHa125-4s7XpP9uai-3gknCgFEg2VLc_4eXzbfb9XmWsOjTOooFRdKGHmCGKJ-ZhYBgo0QXkaoSFTZI1HbtQqKSJ4BgWhkJLCzJfIFokjnbiNVAVUe99XtgtIEvUh53OPNFxF40EcrBiCpnym-Pg0ovlBl3tWa1SVDLE6IGT3F4hHWCaPaS5kxIZ04cvfh2yxhvLrISeThYK77sbjGO6vddXR68vn_u0BUz3AphAhaIevj6fNdrfe7p4fN_-w_ABxY3eN</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Nonvolatile memory device including a peripheral circuit to receive an address in synch with one of a rising and falling edge of a signal regardless of whether a first or second alignment type is selected and nonvolatile memory system including the same</title><source>esp@cenet</source><creator>LEE KYEONG-HAN ; LEE DONG-YANG ; KWON SEOKON</creator><creatorcontrib>LEE KYEONG-HAN ; LEE DONG-YANG ; KWON SEOKON</creatorcontrib><description>A flash memory device including: a memory cell array; a signal generator inputting a first data fetch signal and outputting a second data fetch signal; and an output buffer circuit configured to output data from the memory cell array in sync with rising and falling edges of the second data fetch signal, wherein second data fetch signal is output along with data output from the output buffer circuit.</description><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2016</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20160614&DB=EPODOC&CC=US&NR=9368168B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76516</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20160614&DB=EPODOC&CC=US&NR=9368168B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>LEE KYEONG-HAN</creatorcontrib><creatorcontrib>LEE DONG-YANG</creatorcontrib><creatorcontrib>KWON SEOKON</creatorcontrib><title>Nonvolatile memory device including a peripheral circuit to receive an address in synch with one of a rising and falling edge of a signal regardless of whether a first or second alignment type is selected and nonvolatile memory system including the same</title><description>A flash memory device including: a memory cell array; a signal generator inputting a first data fetch signal and outputting a second data fetch signal; and an output buffer circuit configured to output data from the memory cell array in sync with rising and falling edges of the second data fetch signal, wherein second data fetch signal is output along with data output from the output buffer circuit.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2016</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNj7FOA0EMRK-hQIF_8A9QhEhRaIlAVDRAHa125-4s7XpP9uai-3gknCgFEg2VLc_4eXzbfb9XmWsOjTOooFRdKGHmCGKJ-ZhYBgo0QXkaoSFTZI1HbtQqKSJ4BgWhkJLCzJfIFokjnbiNVAVUe99XtgtIEvUh53OPNFxF40EcrBiCpnym-Pg0ovlBl3tWa1SVDLE6IGT3F4hHWCaPaS5kxIZ04cvfh2yxhvLrISeThYK77sbjGO6vddXR68vn_u0BUz3AphAhaIevj6fNdrfe7p4fN_-w_ABxY3eN</recordid><startdate>20160614</startdate><enddate>20160614</enddate><creator>LEE KYEONG-HAN</creator><creator>LEE DONG-YANG</creator><creator>KWON SEOKON</creator><scope>EVB</scope></search><sort><creationdate>20160614</creationdate><title>Nonvolatile memory device including a peripheral circuit to receive an address in synch with one of a rising and falling edge of a signal regardless of whether a first or second alignment type is selected and nonvolatile memory system including the same</title><author>LEE KYEONG-HAN ; LEE DONG-YANG ; KWON SEOKON</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US9368168B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2016</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>LEE KYEONG-HAN</creatorcontrib><creatorcontrib>LEE DONG-YANG</creatorcontrib><creatorcontrib>KWON SEOKON</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>LEE KYEONG-HAN</au><au>LEE DONG-YANG</au><au>KWON SEOKON</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Nonvolatile memory device including a peripheral circuit to receive an address in synch with one of a rising and falling edge of a signal regardless of whether a first or second alignment type is selected and nonvolatile memory system including the same</title><date>2016-06-14</date><risdate>2016</risdate><abstract>A flash memory device including: a memory cell array; a signal generator inputting a first data fetch signal and outputting a second data fetch signal; and an output buffer circuit configured to output data from the memory cell array in sync with rising and falling edges of the second data fetch signal, wherein second data fetch signal is output along with data output from the output buffer circuit.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US9368168B2 |
source | esp@cenet |
subjects | INFORMATION STORAGE PHYSICS STATIC STORES |
title | Nonvolatile memory device including a peripheral circuit to receive an address in synch with one of a rising and falling edge of a signal regardless of whether a first or second alignment type is selected and nonvolatile memory system including the same |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-19T19%3A26%3A03IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=LEE%20KYEONG-HAN&rft.date=2016-06-14&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS9368168B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |