Memory system with calibrated data communication

An integrated circuit device includes a transmitter circuit operable to transmit a timing signal over a first wire to a DRAM. The DRAM receives a first signal having a balanced number of logical zero-to-one transitions and one-to-zero transitions and samples the first signal at a rising edge of the...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: KIM JUN, VU ROXANNE, DONNELLY KEVIN S, HO TSYRYANG, LAU BENEDICT CHUNG-KWONG, STARK DONALD C, SIDIROPOULOS STEFANOS, HOROWITZ MARK A, YU LEUNG, ZERBE JARED LEVAN, GARLEPP BRUNO W
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator KIM JUN
VU ROXANNE
DONNELLY KEVIN S
HO TSYRYANG
LAU BENEDICT CHUNG-KWONG
STARK DONALD C
SIDIROPOULOS STEFANOS
HOROWITZ MARK A
YU LEUNG
ZERBE JARED LEVAN
GARLEPP BRUNO W
description An integrated circuit device includes a transmitter circuit operable to transmit a timing signal over a first wire to a DRAM. The DRAM receives a first signal having a balanced number of logical zero-to-one transitions and one-to-zero transitions and samples the first signal at a rising edge of the timing signal to produce a respective sampled value. The device further includes a receiver circuit to receive the respective sampled value from the DRAM over a plurality of wires separate from the first wire. In a first mode, the transmitter circuit repeatedly transmits incrementally offset versions of the timing signal to the DRAM until sampled values received from the DRAM change from a logical zero to a logical one or vice versa; and in a second mode, it transmits write data over the plurality of wires to the DRAM according to a write timing offset generated based on the sampled values.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US9164933B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US9164933B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US9164933B23</originalsourceid><addsrcrecordid>eNrjZDDwTc3NL6pUKK4sLknNVSjPLMlQSE7MyUwqSixJTVFISSxJVEjOz80tzctMTizJzM_jYWBNS8wpTuWF0twMCm6uIc4euqkF-fGpxQWJyal5qSXxocGWhmYmlsbGTkbGRCgBADxWK4Q</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Memory system with calibrated data communication</title><source>esp@cenet</source><creator>KIM JUN ; VU ROXANNE ; DONNELLY KEVIN S ; HO TSYRYANG ; LAU BENEDICT CHUNG-KWONG ; STARK DONALD C ; SIDIROPOULOS STEFANOS ; HOROWITZ MARK A ; YU LEUNG ; ZERBE JARED LEVAN ; GARLEPP BRUNO W</creator><creatorcontrib>KIM JUN ; VU ROXANNE ; DONNELLY KEVIN S ; HO TSYRYANG ; LAU BENEDICT CHUNG-KWONG ; STARK DONALD C ; SIDIROPOULOS STEFANOS ; HOROWITZ MARK A ; YU LEUNG ; ZERBE JARED LEVAN ; GARLEPP BRUNO W</creatorcontrib><description>An integrated circuit device includes a transmitter circuit operable to transmit a timing signal over a first wire to a DRAM. The DRAM receives a first signal having a balanced number of logical zero-to-one transitions and one-to-zero transitions and samples the first signal at a rising edge of the timing signal to produce a respective sampled value. The device further includes a receiver circuit to receive the respective sampled value from the DRAM over a plurality of wires separate from the first wire. In a first mode, the transmitter circuit repeatedly transmits incrementally offset versions of the timing signal to the DRAM until sampled values received from the DRAM change from a logical zero to a logical one or vice versa; and in a second mode, it transmits write data over the plurality of wires to the DRAM according to a write timing offset generated based on the sampled values.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2015</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20151020&amp;DB=EPODOC&amp;CC=US&amp;NR=9164933B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20151020&amp;DB=EPODOC&amp;CC=US&amp;NR=9164933B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>KIM JUN</creatorcontrib><creatorcontrib>VU ROXANNE</creatorcontrib><creatorcontrib>DONNELLY KEVIN S</creatorcontrib><creatorcontrib>HO TSYRYANG</creatorcontrib><creatorcontrib>LAU BENEDICT CHUNG-KWONG</creatorcontrib><creatorcontrib>STARK DONALD C</creatorcontrib><creatorcontrib>SIDIROPOULOS STEFANOS</creatorcontrib><creatorcontrib>HOROWITZ MARK A</creatorcontrib><creatorcontrib>YU LEUNG</creatorcontrib><creatorcontrib>ZERBE JARED LEVAN</creatorcontrib><creatorcontrib>GARLEPP BRUNO W</creatorcontrib><title>Memory system with calibrated data communication</title><description>An integrated circuit device includes a transmitter circuit operable to transmit a timing signal over a first wire to a DRAM. The DRAM receives a first signal having a balanced number of logical zero-to-one transitions and one-to-zero transitions and samples the first signal at a rising edge of the timing signal to produce a respective sampled value. The device further includes a receiver circuit to receive the respective sampled value from the DRAM over a plurality of wires separate from the first wire. In a first mode, the transmitter circuit repeatedly transmits incrementally offset versions of the timing signal to the DRAM until sampled values received from the DRAM change from a logical zero to a logical one or vice versa; and in a second mode, it transmits write data over the plurality of wires to the DRAM according to a write timing offset generated based on the sampled values.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2015</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDDwTc3NL6pUKK4sLknNVSjPLMlQSE7MyUwqSixJTVFISSxJVEjOz80tzctMTizJzM_jYWBNS8wpTuWF0twMCm6uIc4euqkF-fGpxQWJyal5qSXxocGWhmYmlsbGTkbGRCgBADxWK4Q</recordid><startdate>20151020</startdate><enddate>20151020</enddate><creator>KIM JUN</creator><creator>VU ROXANNE</creator><creator>DONNELLY KEVIN S</creator><creator>HO TSYRYANG</creator><creator>LAU BENEDICT CHUNG-KWONG</creator><creator>STARK DONALD C</creator><creator>SIDIROPOULOS STEFANOS</creator><creator>HOROWITZ MARK A</creator><creator>YU LEUNG</creator><creator>ZERBE JARED LEVAN</creator><creator>GARLEPP BRUNO W</creator><scope>EVB</scope></search><sort><creationdate>20151020</creationdate><title>Memory system with calibrated data communication</title><author>KIM JUN ; VU ROXANNE ; DONNELLY KEVIN S ; HO TSYRYANG ; LAU BENEDICT CHUNG-KWONG ; STARK DONALD C ; SIDIROPOULOS STEFANOS ; HOROWITZ MARK A ; YU LEUNG ; ZERBE JARED LEVAN ; GARLEPP BRUNO W</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US9164933B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2015</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>KIM JUN</creatorcontrib><creatorcontrib>VU ROXANNE</creatorcontrib><creatorcontrib>DONNELLY KEVIN S</creatorcontrib><creatorcontrib>HO TSYRYANG</creatorcontrib><creatorcontrib>LAU BENEDICT CHUNG-KWONG</creatorcontrib><creatorcontrib>STARK DONALD C</creatorcontrib><creatorcontrib>SIDIROPOULOS STEFANOS</creatorcontrib><creatorcontrib>HOROWITZ MARK A</creatorcontrib><creatorcontrib>YU LEUNG</creatorcontrib><creatorcontrib>ZERBE JARED LEVAN</creatorcontrib><creatorcontrib>GARLEPP BRUNO W</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>KIM JUN</au><au>VU ROXANNE</au><au>DONNELLY KEVIN S</au><au>HO TSYRYANG</au><au>LAU BENEDICT CHUNG-KWONG</au><au>STARK DONALD C</au><au>SIDIROPOULOS STEFANOS</au><au>HOROWITZ MARK A</au><au>YU LEUNG</au><au>ZERBE JARED LEVAN</au><au>GARLEPP BRUNO W</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Memory system with calibrated data communication</title><date>2015-10-20</date><risdate>2015</risdate><abstract>An integrated circuit device includes a transmitter circuit operable to transmit a timing signal over a first wire to a DRAM. The DRAM receives a first signal having a balanced number of logical zero-to-one transitions and one-to-zero transitions and samples the first signal at a rising edge of the timing signal to produce a respective sampled value. The device further includes a receiver circuit to receive the respective sampled value from the DRAM over a plurality of wires separate from the first wire. In a first mode, the transmitter circuit repeatedly transmits incrementally offset versions of the timing signal to the DRAM until sampled values received from the DRAM change from a logical zero to a logical one or vice versa; and in a second mode, it transmits write data over the plurality of wires to the DRAM according to a write timing offset generated based on the sampled values.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US9164933B2
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Memory system with calibrated data communication
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-23T03%3A27%3A15IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=KIM%20JUN&rft.date=2015-10-20&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS9164933B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true