Selective local metal cap layer formation for improved electromigration behavior

A method of forming a wiring structure for an integrated circuit device includes forming a first metal line within an interlevel dielectric (ILD) layer, and forming a second metal line in the ILD layer adjacent the first metal line; masking selected regions of the first and second metal lines; selec...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: FILIPPI RONALD G, ZHANG LIJUAN, KALTALIOGLU ERDEM, WANG PINGUAN
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator FILIPPI RONALD G
ZHANG LIJUAN
KALTALIOGLU ERDEM
WANG PINGUAN
description A method of forming a wiring structure for an integrated circuit device includes forming a first metal line within an interlevel dielectric (ILD) layer, and forming a second metal line in the ILD layer adjacent the first metal line; masking selected regions of the first and second metal lines; selectively plating metal cap regions over exposed regions of the first and second metal lines at periodic intervals such that a spacing between adjacent metal cap regions of an individual metal line corresponds to a critical length, L, at which a back stress gradient balances an electromigration force in the individual metal line, so as to suppress mass transport of electrons; and wherein the metal cap regions of the first metal line are formed at staggered locations with respect to the metal cap regions of the second metal line, along a common longitudinal axis.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US9123726B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US9123726B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US9123726B23</originalsourceid><addsrcrecordid>eNrjZAgITs1JTS7JLEtVyMlPTsxRyE0tAZLJiQUKOYmVqUUKaflFuYklmfl5IJZCZm5BUX5ZaooCWFdRfm5mehFENik1I7EsM7-Ih4E1LTGnOJUXSnMzKLi5hjh76KYW5MenFhckJqfmpZbEhwZbGhoZmxuZORkZE6EEAG8yN7w</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Selective local metal cap layer formation for improved electromigration behavior</title><source>esp@cenet</source><creator>FILIPPI RONALD G ; ZHANG LIJUAN ; KALTALIOGLU ERDEM ; WANG PINGUAN</creator><creatorcontrib>FILIPPI RONALD G ; ZHANG LIJUAN ; KALTALIOGLU ERDEM ; WANG PINGUAN</creatorcontrib><description>A method of forming a wiring structure for an integrated circuit device includes forming a first metal line within an interlevel dielectric (ILD) layer, and forming a second metal line in the ILD layer adjacent the first metal line; masking selected regions of the first and second metal lines; selectively plating metal cap regions over exposed regions of the first and second metal lines at periodic intervals such that a spacing between adjacent metal cap regions of an individual metal line corresponds to a critical length, L, at which a back stress gradient balances an electromigration force in the individual metal line, so as to suppress mass transport of electrons; and wherein the metal cap regions of the first metal line are formed at staggered locations with respect to the metal cap regions of the second metal line, along a common longitudinal axis.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2015</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20150901&amp;DB=EPODOC&amp;CC=US&amp;NR=9123726B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20150901&amp;DB=EPODOC&amp;CC=US&amp;NR=9123726B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>FILIPPI RONALD G</creatorcontrib><creatorcontrib>ZHANG LIJUAN</creatorcontrib><creatorcontrib>KALTALIOGLU ERDEM</creatorcontrib><creatorcontrib>WANG PINGUAN</creatorcontrib><title>Selective local metal cap layer formation for improved electromigration behavior</title><description>A method of forming a wiring structure for an integrated circuit device includes forming a first metal line within an interlevel dielectric (ILD) layer, and forming a second metal line in the ILD layer adjacent the first metal line; masking selected regions of the first and second metal lines; selectively plating metal cap regions over exposed regions of the first and second metal lines at periodic intervals such that a spacing between adjacent metal cap regions of an individual metal line corresponds to a critical length, L, at which a back stress gradient balances an electromigration force in the individual metal line, so as to suppress mass transport of electrons; and wherein the metal cap regions of the first metal line are formed at staggered locations with respect to the metal cap regions of the second metal line, along a common longitudinal axis.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2015</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZAgITs1JTS7JLEtVyMlPTsxRyE0tAZLJiQUKOYmVqUUKaflFuYklmfl5IJZCZm5BUX5ZaooCWFdRfm5mehFENik1I7EsM7-Ih4E1LTGnOJUXSnMzKLi5hjh76KYW5MenFhckJqfmpZbEhwZbGhoZmxuZORkZE6EEAG8yN7w</recordid><startdate>20150901</startdate><enddate>20150901</enddate><creator>FILIPPI RONALD G</creator><creator>ZHANG LIJUAN</creator><creator>KALTALIOGLU ERDEM</creator><creator>WANG PINGUAN</creator><scope>EVB</scope></search><sort><creationdate>20150901</creationdate><title>Selective local metal cap layer formation for improved electromigration behavior</title><author>FILIPPI RONALD G ; ZHANG LIJUAN ; KALTALIOGLU ERDEM ; WANG PINGUAN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US9123726B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2015</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>FILIPPI RONALD G</creatorcontrib><creatorcontrib>ZHANG LIJUAN</creatorcontrib><creatorcontrib>KALTALIOGLU ERDEM</creatorcontrib><creatorcontrib>WANG PINGUAN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>FILIPPI RONALD G</au><au>ZHANG LIJUAN</au><au>KALTALIOGLU ERDEM</au><au>WANG PINGUAN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Selective local metal cap layer formation for improved electromigration behavior</title><date>2015-09-01</date><risdate>2015</risdate><abstract>A method of forming a wiring structure for an integrated circuit device includes forming a first metal line within an interlevel dielectric (ILD) layer, and forming a second metal line in the ILD layer adjacent the first metal line; masking selected regions of the first and second metal lines; selectively plating metal cap regions over exposed regions of the first and second metal lines at periodic intervals such that a spacing between adjacent metal cap regions of an individual metal line corresponds to a critical length, L, at which a back stress gradient balances an electromigration force in the individual metal line, so as to suppress mass transport of electrons; and wherein the metal cap regions of the first metal line are formed at staggered locations with respect to the metal cap regions of the second metal line, along a common longitudinal axis.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US9123726B2
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Selective local metal cap layer formation for improved electromigration behavior
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-05T09%3A22%3A59IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=FILIPPI%20RONALD%20G&rft.date=2015-09-01&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS9123726B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true