Memory device and method of performing access operations within such a memory device

A memory device includes an array of memory cells arranged as a plurality of rows and columns, a plurality of word lines, each word line being coupled to an associated row of memory cells, and a plurality of bit lines, each bit line being coupled to an associated column of memory cells. Access circu...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: MAITI BIKAS, KINKADE MARTIN JAY, CHONG YEW KEONG
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator MAITI BIKAS
KINKADE MARTIN JAY
CHONG YEW KEONG
description A memory device includes an array of memory cells arranged as a plurality of rows and columns, a plurality of word lines, each word line being coupled to an associated row of memory cells, and a plurality of bit lines, each bit line being coupled to an associated column of memory cells. Access circuitry is coupled to the word lines and the bit lines in order to perform access operations in respect of selected memory cells within the array. Control circuitry controls operation of the access circuitry and includes self-timed path (STP) delay circuitry. The control circuitry employs the delay indication when controlling the access circuitry to perform said access operations. Voltage supply control circuitry switches the voltage supply to at least one portion of the STP delay circuitry between a peripheral voltage supply and an array voltage supply dependent on a control signal.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US9064559B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US9064559B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US9064559B23</originalsourceid><addsrcrecordid>eNrjZAjxTc3NL6pUSEkty0xOVUjMS1HITS3JyE9RyE9TKEgtSssvys3MS1dITE5OLS5WyAcKJZZk5ucVK5RnlmRk5ikUlyZnKCQCNSEZw8PAmpaYU5zKC6W5GRTcXEOcPXRTC_LjU4sLEpNT81JL4kODLQ3MTExNLZ2MjIlQAgAuzjiq</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Memory device and method of performing access operations within such a memory device</title><source>esp@cenet</source><creator>MAITI BIKAS ; KINKADE MARTIN JAY ; CHONG YEW KEONG</creator><creatorcontrib>MAITI BIKAS ; KINKADE MARTIN JAY ; CHONG YEW KEONG</creatorcontrib><description>A memory device includes an array of memory cells arranged as a plurality of rows and columns, a plurality of word lines, each word line being coupled to an associated row of memory cells, and a plurality of bit lines, each bit line being coupled to an associated column of memory cells. Access circuitry is coupled to the word lines and the bit lines in order to perform access operations in respect of selected memory cells within the array. Control circuitry controls operation of the access circuitry and includes self-timed path (STP) delay circuitry. The control circuitry employs the delay indication when controlling the access circuitry to perform said access operations. Voltage supply control circuitry switches the voltage supply to at least one portion of the STP delay circuitry between a peripheral voltage supply and an array voltage supply dependent on a control signal.</description><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2015</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20150623&amp;DB=EPODOC&amp;CC=US&amp;NR=9064559B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20150623&amp;DB=EPODOC&amp;CC=US&amp;NR=9064559B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>MAITI BIKAS</creatorcontrib><creatorcontrib>KINKADE MARTIN JAY</creatorcontrib><creatorcontrib>CHONG YEW KEONG</creatorcontrib><title>Memory device and method of performing access operations within such a memory device</title><description>A memory device includes an array of memory cells arranged as a plurality of rows and columns, a plurality of word lines, each word line being coupled to an associated row of memory cells, and a plurality of bit lines, each bit line being coupled to an associated column of memory cells. Access circuitry is coupled to the word lines and the bit lines in order to perform access operations in respect of selected memory cells within the array. Control circuitry controls operation of the access circuitry and includes self-timed path (STP) delay circuitry. The control circuitry employs the delay indication when controlling the access circuitry to perform said access operations. Voltage supply control circuitry switches the voltage supply to at least one portion of the STP delay circuitry between a peripheral voltage supply and an array voltage supply dependent on a control signal.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2015</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZAjxTc3NL6pUSEkty0xOVUjMS1HITS3JyE9RyE9TKEgtSssvys3MS1dITE5OLS5WyAcKJZZk5ucVK5RnlmRk5ikUlyZnKCQCNSEZw8PAmpaYU5zKC6W5GRTcXEOcPXRTC_LjU4sLEpNT81JL4kODLQ3MTExNLZ2MjIlQAgAuzjiq</recordid><startdate>20150623</startdate><enddate>20150623</enddate><creator>MAITI BIKAS</creator><creator>KINKADE MARTIN JAY</creator><creator>CHONG YEW KEONG</creator><scope>EVB</scope></search><sort><creationdate>20150623</creationdate><title>Memory device and method of performing access operations within such a memory device</title><author>MAITI BIKAS ; KINKADE MARTIN JAY ; CHONG YEW KEONG</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US9064559B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2015</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>MAITI BIKAS</creatorcontrib><creatorcontrib>KINKADE MARTIN JAY</creatorcontrib><creatorcontrib>CHONG YEW KEONG</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>MAITI BIKAS</au><au>KINKADE MARTIN JAY</au><au>CHONG YEW KEONG</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Memory device and method of performing access operations within such a memory device</title><date>2015-06-23</date><risdate>2015</risdate><abstract>A memory device includes an array of memory cells arranged as a plurality of rows and columns, a plurality of word lines, each word line being coupled to an associated row of memory cells, and a plurality of bit lines, each bit line being coupled to an associated column of memory cells. Access circuitry is coupled to the word lines and the bit lines in order to perform access operations in respect of selected memory cells within the array. Control circuitry controls operation of the access circuitry and includes self-timed path (STP) delay circuitry. The control circuitry employs the delay indication when controlling the access circuitry to perform said access operations. Voltage supply control circuitry switches the voltage supply to at least one portion of the STP delay circuitry between a peripheral voltage supply and an array voltage supply dependent on a control signal.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US9064559B2
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title Memory device and method of performing access operations within such a memory device
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-09T09%3A36%3A48IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=MAITI%20BIKAS&rft.date=2015-06-23&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS9064559B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true