Via-configurable high-performance logic block involving transistor chains
A via-configurable logic block architecture for a Structured ASIC has a plurality of MOSFET transistor chains connected to one another through vias. In one embodiment there are three chains and the first transistor chain is a NFET transistor chain, the second transistor chain is a PFET transistor ch...
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | GRIBOK SERGEY SCEPANOVIC RANKO L ANDREEV ALEXANDER TAN PHEYUIN KUNG CHEE-WEI |
description | A via-configurable logic block architecture for a Structured ASIC has a plurality of MOSFET transistor chains connected to one another through vias. In one embodiment there are three chains and the first transistor chain is a NFET transistor chain, the second transistor chain is a PFET transistor chain, and the third transistor chain is a NFET transistor chain. The first, second and third transistor chains are formed into devices made of transistors that are selected from a voltage threshold group consisting of LVT, SVT and HVT devices, where the first and third transistor chains are formed into devices from a voltage threshold group that is different from one another. In another embodiment transistor drive strength may be varied in the transistor chains of the logic block. In yet another embodiment both voltage threshold and drive strength may be varied together in a symmetrical manner. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US8957398B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US8957398B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US8957398B23</originalsourceid><addsrcrecordid>eNqNyjsOwjAMANAsDAi4gy-QhQrRriAQzHzWyo2cxCLYURJ6fhYOwPSWtzTXJ6N1Kp7Dp-CUCCKHaDMVr-WN4giSBnYwJXUvYJk1zSwBWkGpXJsWcBFZ6tosPKZKm58rA-fT_XixlHWkmtGRUBsft37Y7buhP2y7P8oXy401RQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Via-configurable high-performance logic block involving transistor chains</title><source>esp@cenet</source><creator>GRIBOK SERGEY ; SCEPANOVIC RANKO L ; ANDREEV ALEXANDER ; TAN PHEYUIN ; KUNG CHEE-WEI</creator><creatorcontrib>GRIBOK SERGEY ; SCEPANOVIC RANKO L ; ANDREEV ALEXANDER ; TAN PHEYUIN ; KUNG CHEE-WEI</creatorcontrib><description>A via-configurable logic block architecture for a Structured ASIC has a plurality of MOSFET transistor chains connected to one another through vias. In one embodiment there are three chains and the first transistor chain is a NFET transistor chain, the second transistor chain is a PFET transistor chain, and the third transistor chain is a NFET transistor chain. The first, second and third transistor chains are formed into devices made of transistors that are selected from a voltage threshold group consisting of LVT, SVT and HVT devices, where the first and third transistor chains are formed into devices from a voltage threshold group that is different from one another. In another embodiment transistor drive strength may be varied in the transistor chains of the logic block. In yet another embodiment both voltage threshold and drive strength may be varied together in a symmetrical manner.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; BASIC ELECTRONIC CIRCUITRY ; CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; PHYSICS ; PULSE TECHNIQUE ; SEMICONDUCTOR DEVICES</subject><creationdate>2015</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20150217&DB=EPODOC&CC=US&NR=8957398B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,777,882,25545,76296</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20150217&DB=EPODOC&CC=US&NR=8957398B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>GRIBOK SERGEY</creatorcontrib><creatorcontrib>SCEPANOVIC RANKO L</creatorcontrib><creatorcontrib>ANDREEV ALEXANDER</creatorcontrib><creatorcontrib>TAN PHEYUIN</creatorcontrib><creatorcontrib>KUNG CHEE-WEI</creatorcontrib><title>Via-configurable high-performance logic block involving transistor chains</title><description>A via-configurable logic block architecture for a Structured ASIC has a plurality of MOSFET transistor chains connected to one another through vias. In one embodiment there are three chains and the first transistor chain is a NFET transistor chain, the second transistor chain is a PFET transistor chain, and the third transistor chain is a NFET transistor chain. The first, second and third transistor chains are formed into devices made of transistors that are selected from a voltage threshold group consisting of LVT, SVT and HVT devices, where the first and third transistor chains are formed into devices from a voltage threshold group that is different from one another. In another embodiment transistor drive strength may be varied in the transistor chains of the logic block. In yet another embodiment both voltage threshold and drive strength may be varied together in a symmetrical manner.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>PHYSICS</subject><subject>PULSE TECHNIQUE</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2015</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNyjsOwjAMANAsDAi4gy-QhQrRriAQzHzWyo2cxCLYURJ6fhYOwPSWtzTXJ6N1Kp7Dp-CUCCKHaDMVr-WN4giSBnYwJXUvYJk1zSwBWkGpXJsWcBFZ6tosPKZKm58rA-fT_XixlHWkmtGRUBsft37Y7buhP2y7P8oXy401RQ</recordid><startdate>20150217</startdate><enddate>20150217</enddate><creator>GRIBOK SERGEY</creator><creator>SCEPANOVIC RANKO L</creator><creator>ANDREEV ALEXANDER</creator><creator>TAN PHEYUIN</creator><creator>KUNG CHEE-WEI</creator><scope>EVB</scope></search><sort><creationdate>20150217</creationdate><title>Via-configurable high-performance logic block involving transistor chains</title><author>GRIBOK SERGEY ; SCEPANOVIC RANKO L ; ANDREEV ALEXANDER ; TAN PHEYUIN ; KUNG CHEE-WEI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US8957398B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2015</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>PHYSICS</topic><topic>PULSE TECHNIQUE</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>GRIBOK SERGEY</creatorcontrib><creatorcontrib>SCEPANOVIC RANKO L</creatorcontrib><creatorcontrib>ANDREEV ALEXANDER</creatorcontrib><creatorcontrib>TAN PHEYUIN</creatorcontrib><creatorcontrib>KUNG CHEE-WEI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>GRIBOK SERGEY</au><au>SCEPANOVIC RANKO L</au><au>ANDREEV ALEXANDER</au><au>TAN PHEYUIN</au><au>KUNG CHEE-WEI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Via-configurable high-performance logic block involving transistor chains</title><date>2015-02-17</date><risdate>2015</risdate><abstract>A via-configurable logic block architecture for a Structured ASIC has a plurality of MOSFET transistor chains connected to one another through vias. In one embodiment there are three chains and the first transistor chain is a NFET transistor chain, the second transistor chain is a PFET transistor chain, and the third transistor chain is a NFET transistor chain. The first, second and third transistor chains are formed into devices made of transistors that are selected from a voltage threshold group consisting of LVT, SVT and HVT devices, where the first and third transistor chains are formed into devices from a voltage threshold group that is different from one another. In another embodiment transistor drive strength may be varied in the transistor chains of the logic block. In yet another embodiment both voltage threshold and drive strength may be varied together in a symmetrical manner.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US8957398B2 |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS BASIC ELECTRONIC CIRCUITRY CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY PHYSICS PULSE TECHNIQUE SEMICONDUCTOR DEVICES |
title | Via-configurable high-performance logic block involving transistor chains |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-20T06%3A34%3A33IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=GRIBOK%20SERGEY&rft.date=2015-02-17&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS8957398B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |