Method and apparatus for detecting rising and falling transitions of internal signals of an integrated circuit
A method and apparatus for detecting rising and falling transitions of internal signals of an array or integrated circuit. The apparatus comprises a delay line with a plurality of first to Nth delay elements, latches, and first to Nth groups of logic gates. Each of the first to Nth groups of the log...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | KOCH MICHAEL ARP ANDREAS RINGE MATTHIAS HUTZL GUENTHER |
description | A method and apparatus for detecting rising and falling transitions of internal signals of an array or integrated circuit. The apparatus comprises a delay line with a plurality of first to Nth delay elements, latches, and first to Nth groups of logic gates. Each of the first to Nth groups of the logical gates includes an AND gate and a NOR gate. The method and apparatus determines rising and falling signals based on output signals of the logic gates; in odd numbered groups of the logic gates, the AND gate detects the rising transition and the NOR gate detects the falling transition; in even numbered groups of the logic gates, the AND gate detects the falling transition and the NOR gate detects the rising transition. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US8912824B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US8912824B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US8912824B13</originalsourceid><addsrcrecordid>eNqNjDEOwjAMRbswIOAOvgBDC0NZQSAWJmCurMQtliInit37k1QcgOHrfT19_XUjD7JP9IBSkhJmtFlhjBk8GTljmSCzVtTJiCHUbhlF2TiKQhyBxSgLBlCeChaHsuipPJIHx9nNbNtmVS6Udj9uGrhdX5f7nlIcSBM6ErLh_exPbdd3x3N7-GPyBVz1Qqc</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method and apparatus for detecting rising and falling transitions of internal signals of an integrated circuit</title><source>esp@cenet</source><creator>KOCH MICHAEL ; ARP ANDREAS ; RINGE MATTHIAS ; HUTZL GUENTHER</creator><creatorcontrib>KOCH MICHAEL ; ARP ANDREAS ; RINGE MATTHIAS ; HUTZL GUENTHER</creatorcontrib><description>A method and apparatus for detecting rising and falling transitions of internal signals of an array or integrated circuit. The apparatus comprises a delay line with a plurality of first to Nth delay elements, latches, and first to Nth groups of logic gates. Each of the first to Nth groups of the logical gates includes an AND gate and a NOR gate. The method and apparatus determines rising and falling signals based on output signals of the logic gates; in odd numbered groups of the logic gates, the AND gate detects the rising transition and the NOR gate detects the falling transition; in even numbered groups of the logic gates, the AND gate detects the falling transition and the NOR gate detects the rising transition.</description><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY ; PULSE TECHNIQUE</subject><creationdate>2014</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20141216&DB=EPODOC&CC=US&NR=8912824B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20141216&DB=EPODOC&CC=US&NR=8912824B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>KOCH MICHAEL</creatorcontrib><creatorcontrib>ARP ANDREAS</creatorcontrib><creatorcontrib>RINGE MATTHIAS</creatorcontrib><creatorcontrib>HUTZL GUENTHER</creatorcontrib><title>Method and apparatus for detecting rising and falling transitions of internal signals of an integrated circuit</title><description>A method and apparatus for detecting rising and falling transitions of internal signals of an array or integrated circuit. The apparatus comprises a delay line with a plurality of first to Nth delay elements, latches, and first to Nth groups of logic gates. Each of the first to Nth groups of the logical gates includes an AND gate and a NOR gate. The method and apparatus determines rising and falling signals based on output signals of the logic gates; in odd numbered groups of the logic gates, the AND gate detects the rising transition and the NOR gate detects the falling transition; in even numbered groups of the logic gates, the AND gate detects the falling transition and the NOR gate detects the rising transition.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><subject>PULSE TECHNIQUE</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2014</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjDEOwjAMRbswIOAOvgBDC0NZQSAWJmCurMQtliInit37k1QcgOHrfT19_XUjD7JP9IBSkhJmtFlhjBk8GTljmSCzVtTJiCHUbhlF2TiKQhyBxSgLBlCeChaHsuipPJIHx9nNbNtmVS6Udj9uGrhdX5f7nlIcSBM6ErLh_exPbdd3x3N7-GPyBVz1Qqc</recordid><startdate>20141216</startdate><enddate>20141216</enddate><creator>KOCH MICHAEL</creator><creator>ARP ANDREAS</creator><creator>RINGE MATTHIAS</creator><creator>HUTZL GUENTHER</creator><scope>EVB</scope></search><sort><creationdate>20141216</creationdate><title>Method and apparatus for detecting rising and falling transitions of internal signals of an integrated circuit</title><author>KOCH MICHAEL ; ARP ANDREAS ; RINGE MATTHIAS ; HUTZL GUENTHER</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US8912824B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2014</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><topic>PULSE TECHNIQUE</topic><toplevel>online_resources</toplevel><creatorcontrib>KOCH MICHAEL</creatorcontrib><creatorcontrib>ARP ANDREAS</creatorcontrib><creatorcontrib>RINGE MATTHIAS</creatorcontrib><creatorcontrib>HUTZL GUENTHER</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>KOCH MICHAEL</au><au>ARP ANDREAS</au><au>RINGE MATTHIAS</au><au>HUTZL GUENTHER</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method and apparatus for detecting rising and falling transitions of internal signals of an integrated circuit</title><date>2014-12-16</date><risdate>2014</risdate><abstract>A method and apparatus for detecting rising and falling transitions of internal signals of an array or integrated circuit. The apparatus comprises a delay line with a plurality of first to Nth delay elements, latches, and first to Nth groups of logic gates. Each of the first to Nth groups of the logical gates includes an AND gate and a NOR gate. The method and apparatus determines rising and falling signals based on output signals of the logic gates; in odd numbered groups of the logic gates, the AND gate detects the rising transition and the NOR gate detects the falling transition; in even numbered groups of the logic gates, the AND gate detects the falling transition and the NOR gate detects the rising transition.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US8912824B1 |
source | esp@cenet |
subjects | BASIC ELECTRONIC CIRCUITRY ELECTRICITY PULSE TECHNIQUE |
title | Method and apparatus for detecting rising and falling transitions of internal signals of an integrated circuit |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-24T18%3A14%3A22IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=KOCH%20MICHAEL&rft.date=2014-12-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS8912824B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |