Inductive and capacitive elements for semiconductor technologies with minimum pattern density requirements

The present invention provides a semiconductor device comprising a plurality of layers, the semiconductor device comprising:-a substrate having a first major surface,-an inductive element fabricated on the first major surface of the substrate, the inductive element comprising at least one conductive...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: DETCHEVERRY CELINE JULIETTE, VAN NOORT WIBO DANIEL
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator DETCHEVERRY CELINE JULIETTE
VAN NOORT WIBO DANIEL
description The present invention provides a semiconductor device comprising a plurality of layers, the semiconductor device comprising:-a substrate having a first major surface,-an inductive element fabricated on the first major surface of the substrate, the inductive element comprising at least one conductive line, and-a plurality of tilling structures in at least one layer, wherein the plurality of tilling structures are electrically connected together and are arranged in a geometrical pattern so as to substantially inhibit an inducement of an image current in the tilling structures by a current in the inductive element. It is an advantage of the above semiconductor device that, by using such tilling structures, an inductive element with improved quality factor is obtained. The present invention also provides a method for providing an inductive element in a semiconductor device comprising a plurality of layers.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US8653926B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US8653926B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US8653926B23</originalsourceid><addsrcrecordid>eNqNjTEKwkAQRdNYiHqHuYBNgkFbRdFarcOy-TEju7Nxd6J4e0P0AFafB4_3p9n9JHVvlZ8gIzVZ0xnLI8LBQzRREyIleLZhVAdS2FaCCzdGohdrS56Ffe-pM6qIQjUksb4p4tFz_Ibm2aQxLmHx21lGh_1ld1yiCxXScAyBVtfzulwVm7zc5sUfygffR0KJ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Inductive and capacitive elements for semiconductor technologies with minimum pattern density requirements</title><source>esp@cenet</source><creator>DETCHEVERRY CELINE JULIETTE ; VAN NOORT WIBO DANIEL</creator><creatorcontrib>DETCHEVERRY CELINE JULIETTE ; VAN NOORT WIBO DANIEL</creatorcontrib><description>The present invention provides a semiconductor device comprising a plurality of layers, the semiconductor device comprising:-a substrate having a first major surface,-an inductive element fabricated on the first major surface of the substrate, the inductive element comprising at least one conductive line, and-a plurality of tilling structures in at least one layer, wherein the plurality of tilling structures are electrically connected together and are arranged in a geometrical pattern so as to substantially inhibit an inducement of an image current in the tilling structures by a current in the inductive element. It is an advantage of the above semiconductor device that, by using such tilling structures, an inductive element with improved quality factor is obtained. The present invention also provides a method for providing an inductive element in a semiconductor device comprising a plurality of layers.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; INDUCTANCES ; MAGNETS ; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES ; SEMICONDUCTOR DEVICES ; TRANSFORMERS</subject><creationdate>2014</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20140218&amp;DB=EPODOC&amp;CC=US&amp;NR=8653926B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,778,883,25551,76302</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20140218&amp;DB=EPODOC&amp;CC=US&amp;NR=8653926B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>DETCHEVERRY CELINE JULIETTE</creatorcontrib><creatorcontrib>VAN NOORT WIBO DANIEL</creatorcontrib><title>Inductive and capacitive elements for semiconductor technologies with minimum pattern density requirements</title><description>The present invention provides a semiconductor device comprising a plurality of layers, the semiconductor device comprising:-a substrate having a first major surface,-an inductive element fabricated on the first major surface of the substrate, the inductive element comprising at least one conductive line, and-a plurality of tilling structures in at least one layer, wherein the plurality of tilling structures are electrically connected together and are arranged in a geometrical pattern so as to substantially inhibit an inducement of an image current in the tilling structures by a current in the inductive element. It is an advantage of the above semiconductor device that, by using such tilling structures, an inductive element with improved quality factor is obtained. The present invention also provides a method for providing an inductive element in a semiconductor device comprising a plurality of layers.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>INDUCTANCES</subject><subject>MAGNETS</subject><subject>SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES</subject><subject>SEMICONDUCTOR DEVICES</subject><subject>TRANSFORMERS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2014</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjTEKwkAQRdNYiHqHuYBNgkFbRdFarcOy-TEju7Nxd6J4e0P0AFafB4_3p9n9JHVvlZ8gIzVZ0xnLI8LBQzRREyIleLZhVAdS2FaCCzdGohdrS56Ffe-pM6qIQjUksb4p4tFz_Ibm2aQxLmHx21lGh_1ld1yiCxXScAyBVtfzulwVm7zc5sUfygffR0KJ</recordid><startdate>20140218</startdate><enddate>20140218</enddate><creator>DETCHEVERRY CELINE JULIETTE</creator><creator>VAN NOORT WIBO DANIEL</creator><scope>EVB</scope></search><sort><creationdate>20140218</creationdate><title>Inductive and capacitive elements for semiconductor technologies with minimum pattern density requirements</title><author>DETCHEVERRY CELINE JULIETTE ; VAN NOORT WIBO DANIEL</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US8653926B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2014</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>INDUCTANCES</topic><topic>MAGNETS</topic><topic>SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES</topic><topic>SEMICONDUCTOR DEVICES</topic><topic>TRANSFORMERS</topic><toplevel>online_resources</toplevel><creatorcontrib>DETCHEVERRY CELINE JULIETTE</creatorcontrib><creatorcontrib>VAN NOORT WIBO DANIEL</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>DETCHEVERRY CELINE JULIETTE</au><au>VAN NOORT WIBO DANIEL</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Inductive and capacitive elements for semiconductor technologies with minimum pattern density requirements</title><date>2014-02-18</date><risdate>2014</risdate><abstract>The present invention provides a semiconductor device comprising a plurality of layers, the semiconductor device comprising:-a substrate having a first major surface,-an inductive element fabricated on the first major surface of the substrate, the inductive element comprising at least one conductive line, and-a plurality of tilling structures in at least one layer, wherein the plurality of tilling structures are electrically connected together and are arranged in a geometrical pattern so as to substantially inhibit an inducement of an image current in the tilling structures by a current in the inductive element. It is an advantage of the above semiconductor device that, by using such tilling structures, an inductive element with improved quality factor is obtained. The present invention also provides a method for providing an inductive element in a semiconductor device comprising a plurality of layers.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US8653926B2
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
INDUCTANCES
MAGNETS
SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
SEMICONDUCTOR DEVICES
TRANSFORMERS
title Inductive and capacitive elements for semiconductor technologies with minimum pattern density requirements
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-15T15%3A04%3A42IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=DETCHEVERRY%20CELINE%20JULIETTE&rft.date=2014-02-18&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS8653926B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true