Method and infrastructure for cycle-reproducible simulation on large scale digital circuits on a coordinated set of field-programmable gate arrays (FPGAs)
A plurality of target field programmable gate arrays are interconnected in accordance with a connection topology and map portions of a target system. A control module is coupled to the plurality of target field programmable gate arrays. A balanced clock distribution network is configured to distribu...
Gespeichert in:
Hauptverfasser: | , , , , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | ROEWER THOMAS TIERNO JOSE A BELLOFATTO RALPH E KAPUR MOHIT PARKER BENJAMIN D ASAAD SAMEH W HAYMES CHARLES L BREZZO BERNARD |
description | A plurality of target field programmable gate arrays are interconnected in accordance with a connection topology and map portions of a target system. A control module is coupled to the plurality of target field programmable gate arrays. A balanced clock distribution network is configured to distribute a reference clock signal, and a balanced reset distribution network is coupled to the control module and configured to distribute a reset signal to the plurality of target field programmable gate arrays. The control module and the balanced reset distribution network are cooperatively configured to initiate and control a simulation of the target system with the plurality of target field programmable gate arrays. A plurality of local clock control state machines reside in the target field programmable gate arrays. The local clock control state machines are coupled to the balanced clock distribution network and obtain the reference clock signal therefrom. The plurality of local clock control state machines are configured to generate a set of synchronized free-running and stoppable clocks to maintain cycle-accurate and cycle-reproducible execution of the simulation of the target system. A method is also provided. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US8640070B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US8640070B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US8640070B23</originalsourceid><addsrcrecordid>eNqNjE1qwzAQhb3JojS9wyzThcG0Jck2LfnZFApt12YyGjkDsmRGo0WuktNWhhyg8ODB-x7fQ3P7ZLskBxgdSPSK2bSQFWXwSYGuFLhVnjS5QnIODFnGEtAkRagJqEPdCCtxMohhABKlIpZnjkApqZOIxg4yGyQPXji4tjoHxXHE2TpUDqiK1wyrw9dxl5-XzcJjyPx078cGDvufj1PLU-o5T0gc2frf7-36res23fvL6z8uf4qiUmE</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method and infrastructure for cycle-reproducible simulation on large scale digital circuits on a coordinated set of field-programmable gate arrays (FPGAs)</title><source>esp@cenet</source><creator>ROEWER THOMAS ; TIERNO JOSE A ; BELLOFATTO RALPH E ; KAPUR MOHIT ; PARKER BENJAMIN D ; ASAAD SAMEH W ; HAYMES CHARLES L ; BREZZO BERNARD</creator><creatorcontrib>ROEWER THOMAS ; TIERNO JOSE A ; BELLOFATTO RALPH E ; KAPUR MOHIT ; PARKER BENJAMIN D ; ASAAD SAMEH W ; HAYMES CHARLES L ; BREZZO BERNARD</creatorcontrib><description>A plurality of target field programmable gate arrays are interconnected in accordance with a connection topology and map portions of a target system. A control module is coupled to the plurality of target field programmable gate arrays. A balanced clock distribution network is configured to distribute a reference clock signal, and a balanced reset distribution network is coupled to the control module and configured to distribute a reset signal to the plurality of target field programmable gate arrays. The control module and the balanced reset distribution network are cooperatively configured to initiate and control a simulation of the target system with the plurality of target field programmable gate arrays. A plurality of local clock control state machines reside in the target field programmable gate arrays. The local clock control state machines are coupled to the balanced clock distribution network and obtain the reference clock signal therefrom. The plurality of local clock control state machines are configured to generate a set of synchronized free-running and stoppable clocks to maintain cycle-accurate and cycle-reproducible execution of the simulation of the target system. A method is also provided.</description><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRICITY ; PHYSICS ; PULSE TECHNIQUE</subject><creationdate>2014</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20140128&DB=EPODOC&CC=US&NR=8640070B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76419</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20140128&DB=EPODOC&CC=US&NR=8640070B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>ROEWER THOMAS</creatorcontrib><creatorcontrib>TIERNO JOSE A</creatorcontrib><creatorcontrib>BELLOFATTO RALPH E</creatorcontrib><creatorcontrib>KAPUR MOHIT</creatorcontrib><creatorcontrib>PARKER BENJAMIN D</creatorcontrib><creatorcontrib>ASAAD SAMEH W</creatorcontrib><creatorcontrib>HAYMES CHARLES L</creatorcontrib><creatorcontrib>BREZZO BERNARD</creatorcontrib><title>Method and infrastructure for cycle-reproducible simulation on large scale digital circuits on a coordinated set of field-programmable gate arrays (FPGAs)</title><description>A plurality of target field programmable gate arrays are interconnected in accordance with a connection topology and map portions of a target system. A control module is coupled to the plurality of target field programmable gate arrays. A balanced clock distribution network is configured to distribute a reference clock signal, and a balanced reset distribution network is coupled to the control module and configured to distribute a reset signal to the plurality of target field programmable gate arrays. The control module and the balanced reset distribution network are cooperatively configured to initiate and control a simulation of the target system with the plurality of target field programmable gate arrays. A plurality of local clock control state machines reside in the target field programmable gate arrays. The local clock control state machines are coupled to the balanced clock distribution network and obtain the reference clock signal therefrom. The plurality of local clock control state machines are configured to generate a set of synchronized free-running and stoppable clocks to maintain cycle-accurate and cycle-reproducible execution of the simulation of the target system. A method is also provided.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRICITY</subject><subject>PHYSICS</subject><subject>PULSE TECHNIQUE</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2014</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjE1qwzAQhb3JojS9wyzThcG0Jck2LfnZFApt12YyGjkDsmRGo0WuktNWhhyg8ODB-x7fQ3P7ZLskBxgdSPSK2bSQFWXwSYGuFLhVnjS5QnIODFnGEtAkRagJqEPdCCtxMohhABKlIpZnjkApqZOIxg4yGyQPXji4tjoHxXHE2TpUDqiK1wyrw9dxl5-XzcJjyPx078cGDvufj1PLU-o5T0gc2frf7-36res23fvL6z8uf4qiUmE</recordid><startdate>20140128</startdate><enddate>20140128</enddate><creator>ROEWER THOMAS</creator><creator>TIERNO JOSE A</creator><creator>BELLOFATTO RALPH E</creator><creator>KAPUR MOHIT</creator><creator>PARKER BENJAMIN D</creator><creator>ASAAD SAMEH W</creator><creator>HAYMES CHARLES L</creator><creator>BREZZO BERNARD</creator><scope>EVB</scope></search><sort><creationdate>20140128</creationdate><title>Method and infrastructure for cycle-reproducible simulation on large scale digital circuits on a coordinated set of field-programmable gate arrays (FPGAs)</title><author>ROEWER THOMAS ; TIERNO JOSE A ; BELLOFATTO RALPH E ; KAPUR MOHIT ; PARKER BENJAMIN D ; ASAAD SAMEH W ; HAYMES CHARLES L ; BREZZO BERNARD</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US8640070B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2014</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRICITY</topic><topic>PHYSICS</topic><topic>PULSE TECHNIQUE</topic><toplevel>online_resources</toplevel><creatorcontrib>ROEWER THOMAS</creatorcontrib><creatorcontrib>TIERNO JOSE A</creatorcontrib><creatorcontrib>BELLOFATTO RALPH E</creatorcontrib><creatorcontrib>KAPUR MOHIT</creatorcontrib><creatorcontrib>PARKER BENJAMIN D</creatorcontrib><creatorcontrib>ASAAD SAMEH W</creatorcontrib><creatorcontrib>HAYMES CHARLES L</creatorcontrib><creatorcontrib>BREZZO BERNARD</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>ROEWER THOMAS</au><au>TIERNO JOSE A</au><au>BELLOFATTO RALPH E</au><au>KAPUR MOHIT</au><au>PARKER BENJAMIN D</au><au>ASAAD SAMEH W</au><au>HAYMES CHARLES L</au><au>BREZZO BERNARD</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method and infrastructure for cycle-reproducible simulation on large scale digital circuits on a coordinated set of field-programmable gate arrays (FPGAs)</title><date>2014-01-28</date><risdate>2014</risdate><abstract>A plurality of target field programmable gate arrays are interconnected in accordance with a connection topology and map portions of a target system. A control module is coupled to the plurality of target field programmable gate arrays. A balanced clock distribution network is configured to distribute a reference clock signal, and a balanced reset distribution network is coupled to the control module and configured to distribute a reset signal to the plurality of target field programmable gate arrays. The control module and the balanced reset distribution network are cooperatively configured to initiate and control a simulation of the target system with the plurality of target field programmable gate arrays. A plurality of local clock control state machines reside in the target field programmable gate arrays. The local clock control state machines are coupled to the balanced clock distribution network and obtain the reference clock signal therefrom. The plurality of local clock control state machines are configured to generate a set of synchronized free-running and stoppable clocks to maintain cycle-accurate and cycle-reproducible execution of the simulation of the target system. A method is also provided.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US8640070B2 |
source | esp@cenet |
subjects | BASIC ELECTRONIC CIRCUITRY CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING ELECTRICITY PHYSICS PULSE TECHNIQUE |
title | Method and infrastructure for cycle-reproducible simulation on large scale digital circuits on a coordinated set of field-programmable gate arrays (FPGAs) |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-08T01%3A42%3A50IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=ROEWER%20THOMAS&rft.date=2014-01-28&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS8640070B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |