Verifying multi-cycle self refresh operation of semiconductor memory device and testing the same

A semiconductor memory device includes a memory cell array, a tag information register, a refresh control circuit and a DQ pin. The memory cell array includes multiple memory cells divided into first cells and second cells according to corresponding data retention times. The tag information register...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: PARK SANG-WON, SHIM BO-IL
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator PARK SANG-WON
SHIM BO-IL
description A semiconductor memory device includes a memory cell array, a tag information register, a refresh control circuit and a DQ pin. The memory cell array includes multiple memory cells divided into first cells and second cells according to corresponding data retention times. The tag information register stores refresh cycle information for each wordline connected to the first cells and the second cells. The refresh control circuit is configured to generate a refresh enable signal and a refresh address based on the refresh cycle information. The DQ pin is configured to output the refresh enable signal, the refresh address and data stored in the memory cell array.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US8547768B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US8547768B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US8547768B23</originalsourceid><addsrcrecordid>eNqNjDsOwjAQBd1QIOAOe4E0_JIaBKLn0wbLfiaWbG9kb5Bye4LEAaimmNHM1fOB7N3o04viEMRXZjQBVBAcZbiM0hH3yFo8J2I3megNJzsY4UwRkfNIFm9vQDpZEhT53qSbLjpiqWZOh4LVjwtF59PteKnQc4vSa4MEae_XZret631zWG_-SD6hHD2t</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Verifying multi-cycle self refresh operation of semiconductor memory device and testing the same</title><source>esp@cenet</source><creator>PARK SANG-WON ; SHIM BO-IL</creator><creatorcontrib>PARK SANG-WON ; SHIM BO-IL</creatorcontrib><description>A semiconductor memory device includes a memory cell array, a tag information register, a refresh control circuit and a DQ pin. The memory cell array includes multiple memory cells divided into first cells and second cells according to corresponding data retention times. The tag information register stores refresh cycle information for each wordline connected to the first cells and the second cells. The refresh control circuit is configured to generate a refresh enable signal and a refresh address based on the refresh cycle information. The DQ pin is configured to output the refresh enable signal, the refresh address and data stored in the memory cell array.</description><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2013</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20131001&amp;DB=EPODOC&amp;CC=US&amp;NR=8547768B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20131001&amp;DB=EPODOC&amp;CC=US&amp;NR=8547768B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>PARK SANG-WON</creatorcontrib><creatorcontrib>SHIM BO-IL</creatorcontrib><title>Verifying multi-cycle self refresh operation of semiconductor memory device and testing the same</title><description>A semiconductor memory device includes a memory cell array, a tag information register, a refresh control circuit and a DQ pin. The memory cell array includes multiple memory cells divided into first cells and second cells according to corresponding data retention times. The tag information register stores refresh cycle information for each wordline connected to the first cells and the second cells. The refresh control circuit is configured to generate a refresh enable signal and a refresh address based on the refresh cycle information. The DQ pin is configured to output the refresh enable signal, the refresh address and data stored in the memory cell array.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2013</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjDsOwjAQBd1QIOAOe4E0_JIaBKLn0wbLfiaWbG9kb5Bye4LEAaimmNHM1fOB7N3o04viEMRXZjQBVBAcZbiM0hH3yFo8J2I3megNJzsY4UwRkfNIFm9vQDpZEhT53qSbLjpiqWZOh4LVjwtF59PteKnQc4vSa4MEae_XZret631zWG_-SD6hHD2t</recordid><startdate>20131001</startdate><enddate>20131001</enddate><creator>PARK SANG-WON</creator><creator>SHIM BO-IL</creator><scope>EVB</scope></search><sort><creationdate>20131001</creationdate><title>Verifying multi-cycle self refresh operation of semiconductor memory device and testing the same</title><author>PARK SANG-WON ; SHIM BO-IL</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US8547768B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2013</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>PARK SANG-WON</creatorcontrib><creatorcontrib>SHIM BO-IL</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>PARK SANG-WON</au><au>SHIM BO-IL</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Verifying multi-cycle self refresh operation of semiconductor memory device and testing the same</title><date>2013-10-01</date><risdate>2013</risdate><abstract>A semiconductor memory device includes a memory cell array, a tag information register, a refresh control circuit and a DQ pin. The memory cell array includes multiple memory cells divided into first cells and second cells according to corresponding data retention times. The tag information register stores refresh cycle information for each wordline connected to the first cells and the second cells. The refresh control circuit is configured to generate a refresh enable signal and a refresh address based on the refresh cycle information. The DQ pin is configured to output the refresh enable signal, the refresh address and data stored in the memory cell array.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US8547768B2
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title Verifying multi-cycle self refresh operation of semiconductor memory device and testing the same
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-27T06%3A21%3A28IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=PARK%20SANG-WON&rft.date=2013-10-01&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS8547768B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true