Time-to-digital converter (TDC) with improved resolution

A time-to-digital converter (TDC) with fine resolution of less than one inverter delay is described. In an exemplary design, the TDC includes first and second delay paths, a delay unit, and a phase computation unit. The first delay path receives a first input signal and a first reference signal and...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: WANG KEVIN H, PALAKURTY SARU, BOSSU FREDERIC
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator WANG KEVIN H
PALAKURTY SARU
BOSSU FREDERIC
description A time-to-digital converter (TDC) with fine resolution of less than one inverter delay is described. In an exemplary design, the TDC includes first and second delay paths, a delay unit, and a phase computation unit. The first delay path receives a first input signal and a first reference signal and provides a first output. The second delay path receives a second input signal and a second reference signal and provides a second output. The delay unit delays the second input signal relative to the first input signal or delays the second reference signal relative to the first reference signal, e.g., by one half inverter delay. The phase computation unit receives the first and second outputs and provides a phase difference between the input signal and the reference signal. Calibration may be performed to obtain accurate timing for the first and second delay paths.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US8098085B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US8098085B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US8098085B23</originalsourceid><addsrcrecordid>eNrjZLAIycxN1S3J103JTM8sScxRSM7PK0stKkktUtAIcXHWVCjPLMlQyMwtKMovS01RKEotzs8pLcnMz-NhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGhwRYGlhYGFqZORsZEKAEAfqstwQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Time-to-digital converter (TDC) with improved resolution</title><source>esp@cenet</source><creator>WANG KEVIN H ; PALAKURTY SARU ; BOSSU FREDERIC</creator><creatorcontrib>WANG KEVIN H ; PALAKURTY SARU ; BOSSU FREDERIC</creatorcontrib><description>A time-to-digital converter (TDC) with fine resolution of less than one inverter delay is described. In an exemplary design, the TDC includes first and second delay paths, a delay unit, and a phase computation unit. The first delay path receives a first input signal and a first reference signal and provides a first output. The second delay path receives a second input signal and a second reference signal and provides a second output. The delay unit delays the second input signal relative to the first input signal or delays the second reference signal relative to the first reference signal, e.g., by one half inverter delay. The phase computation unit receives the first and second outputs and provides a phase difference between the input signal and the reference signal. Calibration may be performed to obtain accurate timing for the first and second delay paths.</description><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TOANOTHER ; ELECTRICITY ; HOROLOGY ; PHYSICS ; TIME-INTERVAL MEASURING</subject><creationdate>2012</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20120117&amp;DB=EPODOC&amp;CC=US&amp;NR=8098085B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20120117&amp;DB=EPODOC&amp;CC=US&amp;NR=8098085B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>WANG KEVIN H</creatorcontrib><creatorcontrib>PALAKURTY SARU</creatorcontrib><creatorcontrib>BOSSU FREDERIC</creatorcontrib><title>Time-to-digital converter (TDC) with improved resolution</title><description>A time-to-digital converter (TDC) with fine resolution of less than one inverter delay is described. In an exemplary design, the TDC includes first and second delay paths, a delay unit, and a phase computation unit. The first delay path receives a first input signal and a first reference signal and provides a first output. The second delay path receives a second input signal and a second reference signal and provides a second output. The delay unit delays the second input signal relative to the first input signal or delays the second reference signal relative to the first reference signal, e.g., by one half inverter delay. The phase computation unit receives the first and second outputs and provides a phase difference between the input signal and the reference signal. Calibration may be performed to obtain accurate timing for the first and second delay paths.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TOANOTHER</subject><subject>ELECTRICITY</subject><subject>HOROLOGY</subject><subject>PHYSICS</subject><subject>TIME-INTERVAL MEASURING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2012</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLAIycxN1S3J103JTM8sScxRSM7PK0stKkktUtAIcXHWVCjPLMlQyMwtKMovS01RKEotzs8pLcnMz-NhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGhwRYGlhYGFqZORsZEKAEAfqstwQ</recordid><startdate>20120117</startdate><enddate>20120117</enddate><creator>WANG KEVIN H</creator><creator>PALAKURTY SARU</creator><creator>BOSSU FREDERIC</creator><scope>EVB</scope></search><sort><creationdate>20120117</creationdate><title>Time-to-digital converter (TDC) with improved resolution</title><author>WANG KEVIN H ; PALAKURTY SARU ; BOSSU FREDERIC</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US8098085B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2012</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TOANOTHER</topic><topic>ELECTRICITY</topic><topic>HOROLOGY</topic><topic>PHYSICS</topic><topic>TIME-INTERVAL MEASURING</topic><toplevel>online_resources</toplevel><creatorcontrib>WANG KEVIN H</creatorcontrib><creatorcontrib>PALAKURTY SARU</creatorcontrib><creatorcontrib>BOSSU FREDERIC</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>WANG KEVIN H</au><au>PALAKURTY SARU</au><au>BOSSU FREDERIC</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Time-to-digital converter (TDC) with improved resolution</title><date>2012-01-17</date><risdate>2012</risdate><abstract>A time-to-digital converter (TDC) with fine resolution of less than one inverter delay is described. In an exemplary design, the TDC includes first and second delay paths, a delay unit, and a phase computation unit. The first delay path receives a first input signal and a first reference signal and provides a first output. The second delay path receives a second input signal and a second reference signal and provides a second output. The delay unit delays the second input signal relative to the first input signal or delays the second reference signal relative to the first reference signal, e.g., by one half inverter delay. The phase computation unit receives the first and second outputs and provides a phase difference between the input signal and the reference signal. Calibration may be performed to obtain accurate timing for the first and second delay paths.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US8098085B2
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TOANOTHER
ELECTRICITY
HOROLOGY
PHYSICS
TIME-INTERVAL MEASURING
title Time-to-digital converter (TDC) with improved resolution
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-04T12%3A57%3A20IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=WANG%20KEVIN%20H&rft.date=2012-01-17&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS8098085B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true