Method and system of providing a high speed Tomlinson-Harashima Precoder
Herein described are at least a method and a system for implementing a high speed Tomlinson-Harashima Precoder. The method comprises using an L-tap transpose configuration of a Tomlinson-Harashima Precoder and processing a first discrete time sampled sequence using said L coefficients and L state va...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | KOTA KISHORE KWENTUS ALAN HWANG DAVID FARHOODFAR ARASH |
description | Herein described are at least a method and a system for implementing a high speed Tomlinson-Harashima Precoder. The method comprises using an L-tap transpose configuration of a Tomlinson-Harashima Precoder and processing a first discrete time sampled sequence using said L coefficients and L state variables by clocking the L-tap Tomlinson-Harashima Precoder using a clock signal wherein the clock signal has a clock rate equal to one half the symbol rate of the discrete time sampled sequence. In a representative embodiment, an L-tap Tomlinson-Harashima Precoder comprises a single integrated circuit chip, wherein the integrated circuit chip comprises at least one circuitry for processing a discrete time sampled sequence using L coefficients and L state variables by way of clocking the discrete time sampled sequence using a clock signal having a clock rate that is one half the symbol rate of the discrete time sampled sequence. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US8090013B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US8090013B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US8090013B23</originalsourceid><addsrcrecordid>eNqNyrEKwjAQBuAuDqK-w71AIdpFV0XJIgjWuRzN3ybQ5EIuCL69iw_g9C3furF3VC-OODnSj1ZEkolykXdwIc3E5MPsSTPgqJe4hKSSWsuF1YfI9CgYxaFsm9XEi2L3c9PQ7dpfbIssAzTziIQ6vJ5HczJm350P3R_lCxPeM68</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method and system of providing a high speed Tomlinson-Harashima Precoder</title><source>esp@cenet</source><creator>KOTA KISHORE ; KWENTUS ALAN ; HWANG DAVID ; FARHOODFAR ARASH</creator><creatorcontrib>KOTA KISHORE ; KWENTUS ALAN ; HWANG DAVID ; FARHOODFAR ARASH</creatorcontrib><description>Herein described are at least a method and a system for implementing a high speed Tomlinson-Harashima Precoder. The method comprises using an L-tap transpose configuration of a Tomlinson-Harashima Precoder and processing a first discrete time sampled sequence using said L coefficients and L state variables by clocking the L-tap Tomlinson-Harashima Precoder using a clock signal wherein the clock signal has a clock rate equal to one half the symbol rate of the discrete time sampled sequence. In a representative embodiment, an L-tap Tomlinson-Harashima Precoder comprises a single integrated circuit chip, wherein the integrated circuit chip comprises at least one circuitry for processing a discrete time sampled sequence using L coefficients and L state variables by way of clocking the discrete time sampled sequence using a clock signal having a clock rate that is one half the symbol rate of the discrete time sampled sequence.</description><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRICITY ; IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS ; PICTORIAL COMMUNICATION, e.g. TELEVISION ; RESONATORS ; TRANSMISSION</subject><creationdate>2012</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20120103&DB=EPODOC&CC=US&NR=8090013B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20120103&DB=EPODOC&CC=US&NR=8090013B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>KOTA KISHORE</creatorcontrib><creatorcontrib>KWENTUS ALAN</creatorcontrib><creatorcontrib>HWANG DAVID</creatorcontrib><creatorcontrib>FARHOODFAR ARASH</creatorcontrib><title>Method and system of providing a high speed Tomlinson-Harashima Precoder</title><description>Herein described are at least a method and a system for implementing a high speed Tomlinson-Harashima Precoder. The method comprises using an L-tap transpose configuration of a Tomlinson-Harashima Precoder and processing a first discrete time sampled sequence using said L coefficients and L state variables by clocking the L-tap Tomlinson-Harashima Precoder using a clock signal wherein the clock signal has a clock rate equal to one half the symbol rate of the discrete time sampled sequence. In a representative embodiment, an L-tap Tomlinson-Harashima Precoder comprises a single integrated circuit chip, wherein the integrated circuit chip comprises at least one circuitry for processing a discrete time sampled sequence using L coefficients and L state variables by way of clocking the discrete time sampled sequence using a clock signal having a clock rate that is one half the symbol rate of the discrete time sampled sequence.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRICITY</subject><subject>IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS</subject><subject>PICTORIAL COMMUNICATION, e.g. TELEVISION</subject><subject>RESONATORS</subject><subject>TRANSMISSION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2012</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNyrEKwjAQBuAuDqK-w71AIdpFV0XJIgjWuRzN3ybQ5EIuCL69iw_g9C3furF3VC-OODnSj1ZEkolykXdwIc3E5MPsSTPgqJe4hKSSWsuF1YfI9CgYxaFsm9XEi2L3c9PQ7dpfbIssAzTziIQ6vJ5HczJm350P3R_lCxPeM68</recordid><startdate>20120103</startdate><enddate>20120103</enddate><creator>KOTA KISHORE</creator><creator>KWENTUS ALAN</creator><creator>HWANG DAVID</creator><creator>FARHOODFAR ARASH</creator><scope>EVB</scope></search><sort><creationdate>20120103</creationdate><title>Method and system of providing a high speed Tomlinson-Harashima Precoder</title><author>KOTA KISHORE ; KWENTUS ALAN ; HWANG DAVID ; FARHOODFAR ARASH</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US8090013B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2012</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRICITY</topic><topic>IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS</topic><topic>PICTORIAL COMMUNICATION, e.g. TELEVISION</topic><topic>RESONATORS</topic><topic>TRANSMISSION</topic><toplevel>online_resources</toplevel><creatorcontrib>KOTA KISHORE</creatorcontrib><creatorcontrib>KWENTUS ALAN</creatorcontrib><creatorcontrib>HWANG DAVID</creatorcontrib><creatorcontrib>FARHOODFAR ARASH</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>KOTA KISHORE</au><au>KWENTUS ALAN</au><au>HWANG DAVID</au><au>FARHOODFAR ARASH</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method and system of providing a high speed Tomlinson-Harashima Precoder</title><date>2012-01-03</date><risdate>2012</risdate><abstract>Herein described are at least a method and a system for implementing a high speed Tomlinson-Harashima Precoder. The method comprises using an L-tap transpose configuration of a Tomlinson-Harashima Precoder and processing a first discrete time sampled sequence using said L coefficients and L state variables by clocking the L-tap Tomlinson-Harashima Precoder using a clock signal wherein the clock signal has a clock rate equal to one half the symbol rate of the discrete time sampled sequence. In a representative embodiment, an L-tap Tomlinson-Harashima Precoder comprises a single integrated circuit chip, wherein the integrated circuit chip comprises at least one circuitry for processing a discrete time sampled sequence using L coefficients and L state variables by way of clocking the discrete time sampled sequence using a clock signal having a clock rate that is one half the symbol rate of the discrete time sampled sequence.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US8090013B2 |
source | esp@cenet |
subjects | BASIC ELECTRONIC CIRCUITRY ELECTRIC COMMUNICATION TECHNIQUE ELECTRICITY IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS PICTORIAL COMMUNICATION, e.g. TELEVISION RESONATORS TRANSMISSION |
title | Method and system of providing a high speed Tomlinson-Harashima Precoder |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-28T14%3A49%3A24IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=KOTA%20KISHORE&rft.date=2012-01-03&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS8090013B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |