Semiconductor device for electrostatic discharge protection

The invention provides an electrostatic discharge (ESD) protection device for protecting the internal circuitry of an integrated circuit chip from ESD current. The device includes a natively doped substrate having high resistance. A first well is formed in the substrate including a discharge circuit...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: SIBLEY ARIEL D. E, BOYD GRAEME B, CHENG XUN
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator SIBLEY ARIEL D. E
BOYD GRAEME B
CHENG XUN
description The invention provides an electrostatic discharge (ESD) protection device for protecting the internal circuitry of an integrated circuit chip from ESD current. The device includes a natively doped substrate having high resistance. A first well is formed in the substrate including a discharge circuit. A second well is formed in the substrate separated from the first well by the width of a natively doped region. The natively doped region has the same connectivity type and substantially the same doping profile as the substrate. During an ESD event, current leaking through the natively doped region between the discharge circuit and the second well creates a voltage that triggers the discharge circuit when reaching its trigger voltage. The resistance ratio between the natively doped region and the well is about 10 times or greater. The high resistance of the natively doped region can achieve the trigger voltage with a smaller ESD current leaking through, which decreases the size of the ESD protection device and increases its performance and sensitivity. Thus, the invention provides for more robust and cost effective ESD protection devices.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US8080832B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US8080832B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US8080832B13</originalsourceid><addsrcrecordid>eNrjZLAOTs3NTM7PSylNLskvUkhJLctMTlVIAzJTc1KTS4ryi0sSSzKTFVIyi5MzEovSUxUKivJLgDKZ-Xk8DKxpiTnFqbxQmptBwc01xNlDN7UgPz61uCAxOTUvtSQ-NNjCAAiNjZwMjYlQAgC2xzAJ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Semiconductor device for electrostatic discharge protection</title><source>esp@cenet</source><creator>SIBLEY ARIEL D. E ; BOYD GRAEME B ; CHENG XUN</creator><creatorcontrib>SIBLEY ARIEL D. E ; BOYD GRAEME B ; CHENG XUN</creatorcontrib><description>The invention provides an electrostatic discharge (ESD) protection device for protecting the internal circuitry of an integrated circuit chip from ESD current. The device includes a natively doped substrate having high resistance. A first well is formed in the substrate including a discharge circuit. A second well is formed in the substrate separated from the first well by the width of a natively doped region. The natively doped region has the same connectivity type and substantially the same doping profile as the substrate. During an ESD event, current leaking through the natively doped region between the discharge circuit and the second well creates a voltage that triggers the discharge circuit when reaching its trigger voltage. The resistance ratio between the natively doped region and the well is about 10 times or greater. The high resistance of the natively doped region can achieve the trigger voltage with a smaller ESD current leaking through, which decreases the size of the ESD protection device and increases its performance and sensitivity. Thus, the invention provides for more robust and cost effective ESD protection devices.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20111220&amp;DB=EPODOC&amp;CC=US&amp;NR=8080832B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25555,76308</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20111220&amp;DB=EPODOC&amp;CC=US&amp;NR=8080832B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SIBLEY ARIEL D. E</creatorcontrib><creatorcontrib>BOYD GRAEME B</creatorcontrib><creatorcontrib>CHENG XUN</creatorcontrib><title>Semiconductor device for electrostatic discharge protection</title><description>The invention provides an electrostatic discharge (ESD) protection device for protecting the internal circuitry of an integrated circuit chip from ESD current. The device includes a natively doped substrate having high resistance. A first well is formed in the substrate including a discharge circuit. A second well is formed in the substrate separated from the first well by the width of a natively doped region. The natively doped region has the same connectivity type and substantially the same doping profile as the substrate. During an ESD event, current leaking through the natively doped region between the discharge circuit and the second well creates a voltage that triggers the discharge circuit when reaching its trigger voltage. The resistance ratio between the natively doped region and the well is about 10 times or greater. The high resistance of the natively doped region can achieve the trigger voltage with a smaller ESD current leaking through, which decreases the size of the ESD protection device and increases its performance and sensitivity. Thus, the invention provides for more robust and cost effective ESD protection devices.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLAOTs3NTM7PSylNLskvUkhJLctMTlVIAzJTc1KTS4ryi0sSSzKTFVIyi5MzEovSUxUKivJLgDKZ-Xk8DKxpiTnFqbxQmptBwc01xNlDN7UgPz61uCAxOTUvtSQ-NNjCAAiNjZwMjYlQAgC2xzAJ</recordid><startdate>20111220</startdate><enddate>20111220</enddate><creator>SIBLEY ARIEL D. E</creator><creator>BOYD GRAEME B</creator><creator>CHENG XUN</creator><scope>EVB</scope></search><sort><creationdate>20111220</creationdate><title>Semiconductor device for electrostatic discharge protection</title><author>SIBLEY ARIEL D. E ; BOYD GRAEME B ; CHENG XUN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US8080832B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2011</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>SIBLEY ARIEL D. E</creatorcontrib><creatorcontrib>BOYD GRAEME B</creatorcontrib><creatorcontrib>CHENG XUN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SIBLEY ARIEL D. E</au><au>BOYD GRAEME B</au><au>CHENG XUN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Semiconductor device for electrostatic discharge protection</title><date>2011-12-20</date><risdate>2011</risdate><abstract>The invention provides an electrostatic discharge (ESD) protection device for protecting the internal circuitry of an integrated circuit chip from ESD current. The device includes a natively doped substrate having high resistance. A first well is formed in the substrate including a discharge circuit. A second well is formed in the substrate separated from the first well by the width of a natively doped region. The natively doped region has the same connectivity type and substantially the same doping profile as the substrate. During an ESD event, current leaking through the natively doped region between the discharge circuit and the second well creates a voltage that triggers the discharge circuit when reaching its trigger voltage. The resistance ratio between the natively doped region and the well is about 10 times or greater. The high resistance of the natively doped region can achieve the trigger voltage with a smaller ESD current leaking through, which decreases the size of the ESD protection device and increases its performance and sensitivity. Thus, the invention provides for more robust and cost effective ESD protection devices.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US8080832B1
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Semiconductor device for electrostatic discharge protection
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-15T07%3A09%3A09IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SIBLEY%20ARIEL%20D.%20E&rft.date=2011-12-20&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS8080832B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true