Interlayer dielectric material in a semiconductor device comprising a doublet structure of stressed materials

By forming a buffer material above differently stressed contact etch stop layers followed by the deposition of a further stress-inducing material, enhanced overall device performance may be accomplished, wherein an undesired influence of the additional stress-inducing layer may be reduced in device...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: FINKEN MICHAEL, RICHTER RALF, SALZ HEIKE, HOHAGE JOERG
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator FINKEN MICHAEL
RICHTER RALF
SALZ HEIKE
HOHAGE JOERG
description By forming a buffer material above differently stressed contact etch stop layers followed by the deposition of a further stress-inducing material, enhanced overall device performance may be accomplished, wherein an undesired influence of the additional stress-inducing layer may be reduced in device regions, for instance, by removing the additional material or by performing a relaxation implantation process. Furthermore, process uniformity during a patterning sequence for forming contact openings may be enhanced by partially removing the additional stress-inducing layer at an area at which a contact opening is to be formed.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US8034726B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US8034726B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US8034726B23</originalsourceid><addsrcrecordid>eNqNzL0KwkAQBOA0FqK-w76AIImotaJordbh3JuEhfsJtxfBt_cEsbYaZviYaeUvISM580IiK3DgnITJm7KKcSSBDCm8cAx25BwLw1MYxNEPSVRCX4SN48Mhk-ZU0JhAsfsUqML-3nReTboSWHxzVtHpeDuclxhiCx0MIyC39-tu1ay39WZfN3-QN3NoQu8</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Interlayer dielectric material in a semiconductor device comprising a doublet structure of stressed materials</title><source>esp@cenet</source><creator>FINKEN MICHAEL ; RICHTER RALF ; SALZ HEIKE ; HOHAGE JOERG</creator><creatorcontrib>FINKEN MICHAEL ; RICHTER RALF ; SALZ HEIKE ; HOHAGE JOERG</creatorcontrib><description>By forming a buffer material above differently stressed contact etch stop layers followed by the deposition of a further stress-inducing material, enhanced overall device performance may be accomplished, wherein an undesired influence of the additional stress-inducing layer may be reduced in device regions, for instance, by removing the additional material or by performing a relaxation implantation process. Furthermore, process uniformity during a patterning sequence for forming contact openings may be enhanced by partially removing the additional stress-inducing layer at an area at which a contact opening is to be formed.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20111011&amp;DB=EPODOC&amp;CC=US&amp;NR=8034726B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76516</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20111011&amp;DB=EPODOC&amp;CC=US&amp;NR=8034726B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>FINKEN MICHAEL</creatorcontrib><creatorcontrib>RICHTER RALF</creatorcontrib><creatorcontrib>SALZ HEIKE</creatorcontrib><creatorcontrib>HOHAGE JOERG</creatorcontrib><title>Interlayer dielectric material in a semiconductor device comprising a doublet structure of stressed materials</title><description>By forming a buffer material above differently stressed contact etch stop layers followed by the deposition of a further stress-inducing material, enhanced overall device performance may be accomplished, wherein an undesired influence of the additional stress-inducing layer may be reduced in device regions, for instance, by removing the additional material or by performing a relaxation implantation process. Furthermore, process uniformity during a patterning sequence for forming contact openings may be enhanced by partially removing the additional stress-inducing layer at an area at which a contact opening is to be formed.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNzL0KwkAQBOA0FqK-w76AIImotaJordbh3JuEhfsJtxfBt_cEsbYaZviYaeUvISM580IiK3DgnITJm7KKcSSBDCm8cAx25BwLw1MYxNEPSVRCX4SN48Mhk-ZU0JhAsfsUqML-3nReTboSWHxzVtHpeDuclxhiCx0MIyC39-tu1ay39WZfN3-QN3NoQu8</recordid><startdate>20111011</startdate><enddate>20111011</enddate><creator>FINKEN MICHAEL</creator><creator>RICHTER RALF</creator><creator>SALZ HEIKE</creator><creator>HOHAGE JOERG</creator><scope>EVB</scope></search><sort><creationdate>20111011</creationdate><title>Interlayer dielectric material in a semiconductor device comprising a doublet structure of stressed materials</title><author>FINKEN MICHAEL ; RICHTER RALF ; SALZ HEIKE ; HOHAGE JOERG</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US8034726B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2011</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>FINKEN MICHAEL</creatorcontrib><creatorcontrib>RICHTER RALF</creatorcontrib><creatorcontrib>SALZ HEIKE</creatorcontrib><creatorcontrib>HOHAGE JOERG</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>FINKEN MICHAEL</au><au>RICHTER RALF</au><au>SALZ HEIKE</au><au>HOHAGE JOERG</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Interlayer dielectric material in a semiconductor device comprising a doublet structure of stressed materials</title><date>2011-10-11</date><risdate>2011</risdate><abstract>By forming a buffer material above differently stressed contact etch stop layers followed by the deposition of a further stress-inducing material, enhanced overall device performance may be accomplished, wherein an undesired influence of the additional stress-inducing layer may be reduced in device regions, for instance, by removing the additional material or by performing a relaxation implantation process. Furthermore, process uniformity during a patterning sequence for forming contact openings may be enhanced by partially removing the additional stress-inducing layer at an area at which a contact opening is to be formed.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US8034726B2
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Interlayer dielectric material in a semiconductor device comprising a doublet structure of stressed materials
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-21T16%3A40%3A37IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=FINKEN%20MICHAEL&rft.date=2011-10-11&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS8034726B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true