Loop processing counter with automatic start time set or trigger modes in context reconfigurable PE array

A dynamic reconfigurable circuit that implements optional processing by dynamically switching a processing content of a reconfigurable processing element (PE) and a connection content between the PEs in accordance with a context, includes: a configuration register section for setting a content of lo...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: SUTOU SHINICHI, WAKAYOSHI MITSUHARU, HANAI TAKASHI, ARAI MASAKI
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator SUTOU SHINICHI
WAKAYOSHI MITSUHARU
HANAI TAKASHI
ARAI MASAKI
description A dynamic reconfigurable circuit that implements optional processing by dynamically switching a processing content of a reconfigurable processing element (PE) and a connection content between the PEs in accordance with a context, includes: a configuration register section for setting a content of loop processing on the basis of the context, the loop processing content including an output source of an output signal from each of a set of the reconfigured PEs, an output destination of the output signal, and a condition for outputting the output signal to the output destination; and at least one counter circuit including a loop control section and an output register section that implement the set loop processing, that count the number of implementations of the loop processing implemented by the loop control section, and that output the output signal to the output destination based on the counted number of implementations and the condition.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US7996661B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US7996661B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US7996661B23</originalsourceid><addsrcrecordid>eNqNizEOwjAMALswIOAP_gADIBV1BRUxMCABc2WCGyw1ceS4An5PBh7AdDfcTSs-iSRIKo5y5ujByRiNFF5sT8DRJKCxg2yoBsaBIJOBKJiy9yUM8qAMHMtZxreBUrGe_ah4HwjOLaAqfubVpMch0-LHWQWH9ro_LilJRzmho0jW3S7bpqnrerVbb_5Ivg-iQOI</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Loop processing counter with automatic start time set or trigger modes in context reconfigurable PE array</title><source>esp@cenet</source><creator>SUTOU SHINICHI ; WAKAYOSHI MITSUHARU ; HANAI TAKASHI ; ARAI MASAKI</creator><creatorcontrib>SUTOU SHINICHI ; WAKAYOSHI MITSUHARU ; HANAI TAKASHI ; ARAI MASAKI</creatorcontrib><description>A dynamic reconfigurable circuit that implements optional processing by dynamically switching a processing content of a reconfigurable processing element (PE) and a connection content between the PEs in accordance with a context, includes: a configuration register section for setting a content of loop processing on the basis of the context, the loop processing content including an output source of an output signal from each of a set of the reconfigured PEs, an output destination of the output signal, and a condition for outputting the output signal to the output destination; and at least one counter circuit including a loop control section and an output register section that implement the set loop processing, that count the number of implementations of the loop processing implemented by the loop control section, and that output the output signal to the output destination based on the counted number of implementations and the condition.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20110809&amp;DB=EPODOC&amp;CC=US&amp;NR=7996661B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,777,882,25545,76296</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20110809&amp;DB=EPODOC&amp;CC=US&amp;NR=7996661B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SUTOU SHINICHI</creatorcontrib><creatorcontrib>WAKAYOSHI MITSUHARU</creatorcontrib><creatorcontrib>HANAI TAKASHI</creatorcontrib><creatorcontrib>ARAI MASAKI</creatorcontrib><title>Loop processing counter with automatic start time set or trigger modes in context reconfigurable PE array</title><description>A dynamic reconfigurable circuit that implements optional processing by dynamically switching a processing content of a reconfigurable processing element (PE) and a connection content between the PEs in accordance with a context, includes: a configuration register section for setting a content of loop processing on the basis of the context, the loop processing content including an output source of an output signal from each of a set of the reconfigured PEs, an output destination of the output signal, and a condition for outputting the output signal to the output destination; and at least one counter circuit including a loop control section and an output register section that implement the set loop processing, that count the number of implementations of the loop processing implemented by the loop control section, and that output the output signal to the output destination based on the counted number of implementations and the condition.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNizEOwjAMALswIOAP_gADIBV1BRUxMCABc2WCGyw1ceS4An5PBh7AdDfcTSs-iSRIKo5y5ujByRiNFF5sT8DRJKCxg2yoBsaBIJOBKJiy9yUM8qAMHMtZxreBUrGe_ah4HwjOLaAqfubVpMch0-LHWQWH9ro_LilJRzmho0jW3S7bpqnrerVbb_5Ivg-iQOI</recordid><startdate>20110809</startdate><enddate>20110809</enddate><creator>SUTOU SHINICHI</creator><creator>WAKAYOSHI MITSUHARU</creator><creator>HANAI TAKASHI</creator><creator>ARAI MASAKI</creator><scope>EVB</scope></search><sort><creationdate>20110809</creationdate><title>Loop processing counter with automatic start time set or trigger modes in context reconfigurable PE array</title><author>SUTOU SHINICHI ; WAKAYOSHI MITSUHARU ; HANAI TAKASHI ; ARAI MASAKI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US7996661B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2011</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>SUTOU SHINICHI</creatorcontrib><creatorcontrib>WAKAYOSHI MITSUHARU</creatorcontrib><creatorcontrib>HANAI TAKASHI</creatorcontrib><creatorcontrib>ARAI MASAKI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SUTOU SHINICHI</au><au>WAKAYOSHI MITSUHARU</au><au>HANAI TAKASHI</au><au>ARAI MASAKI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Loop processing counter with automatic start time set or trigger modes in context reconfigurable PE array</title><date>2011-08-09</date><risdate>2011</risdate><abstract>A dynamic reconfigurable circuit that implements optional processing by dynamically switching a processing content of a reconfigurable processing element (PE) and a connection content between the PEs in accordance with a context, includes: a configuration register section for setting a content of loop processing on the basis of the context, the loop processing content including an output source of an output signal from each of a set of the reconfigured PEs, an output destination of the output signal, and a condition for outputting the output signal to the output destination; and at least one counter circuit including a loop control section and an output register section that implement the set loop processing, that count the number of implementations of the loop processing implemented by the loop control section, and that output the output signal to the output destination based on the counted number of implementations and the condition.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US7996661B2
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Loop processing counter with automatic start time set or trigger modes in context reconfigurable PE array
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-21T00%3A44%3A07IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SUTOU%20SHINICHI&rft.date=2011-08-09&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS7996661B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true