Word line driver circuit with reduced leakage

A word line driver circuit for use in a memory array including multiple memory cells and multiple word lines coupled to the memory cells for selectively accessing the memory cells includes a driver adapted to generate a word line signal as a function of a first set of address signals received by the...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: PHAM HAI QUANG, WOZNIAK RONALD JAMES, WERNER WAYNE E, DUDECK DENNIS E, EVANS DONALD ALBERT
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator PHAM HAI QUANG
WOZNIAK RONALD JAMES
WERNER WAYNE E
DUDECK DENNIS E
EVANS DONALD ALBERT
description A word line driver circuit for use in a memory array including multiple memory cells and multiple word lines coupled to the memory cells for selectively accessing the memory cells includes a driver adapted to generate a word line signal as a function of a first set of address signals received by the word line driver circuit. The circuit further includes a switching circuit having a plurality of output nodes, the output nodes connected to respective ones of the plurality of word lines, and having an input node connected to an output of the driver and adapted to receive the word line signal. The switching circuit is operative to direct the word line signal to a selected one of the word lines during a memory access as a function of at least one control signal. Between a given pair of memory accesses, the output nodes and the input node of the switching circuit are held to a same prescribed voltage level to thereby substantially eliminate a leakage current path in the switching circuit.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US7826301B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US7826301B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US7826301B23</originalsourceid><addsrcrecordid>eNrjZNANzy9KUcjJzEtVSCnKLEstUkjOLEouzSxRKM8syVAoSk0pTU4FKkhNzE5MT-VhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGhweYWRmbGBoZORsZEKAEAZtYpwQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Word line driver circuit with reduced leakage</title><source>esp@cenet</source><creator>PHAM HAI QUANG ; WOZNIAK RONALD JAMES ; WERNER WAYNE E ; DUDECK DENNIS E ; EVANS DONALD ALBERT</creator><creatorcontrib>PHAM HAI QUANG ; WOZNIAK RONALD JAMES ; WERNER WAYNE E ; DUDECK DENNIS E ; EVANS DONALD ALBERT</creatorcontrib><description>A word line driver circuit for use in a memory array including multiple memory cells and multiple word lines coupled to the memory cells for selectively accessing the memory cells includes a driver adapted to generate a word line signal as a function of a first set of address signals received by the word line driver circuit. The circuit further includes a switching circuit having a plurality of output nodes, the output nodes connected to respective ones of the plurality of word lines, and having an input node connected to an output of the driver and adapted to receive the word line signal. The switching circuit is operative to direct the word line signal to a selected one of the word lines during a memory access as a function of at least one control signal. Between a given pair of memory accesses, the output nodes and the input node of the switching circuit are held to a same prescribed voltage level to thereby substantially eliminate a leakage current path in the switching circuit.</description><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2010</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20101102&amp;DB=EPODOC&amp;CC=US&amp;NR=7826301B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20101102&amp;DB=EPODOC&amp;CC=US&amp;NR=7826301B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>PHAM HAI QUANG</creatorcontrib><creatorcontrib>WOZNIAK RONALD JAMES</creatorcontrib><creatorcontrib>WERNER WAYNE E</creatorcontrib><creatorcontrib>DUDECK DENNIS E</creatorcontrib><creatorcontrib>EVANS DONALD ALBERT</creatorcontrib><title>Word line driver circuit with reduced leakage</title><description>A word line driver circuit for use in a memory array including multiple memory cells and multiple word lines coupled to the memory cells for selectively accessing the memory cells includes a driver adapted to generate a word line signal as a function of a first set of address signals received by the word line driver circuit. The circuit further includes a switching circuit having a plurality of output nodes, the output nodes connected to respective ones of the plurality of word lines, and having an input node connected to an output of the driver and adapted to receive the word line signal. The switching circuit is operative to direct the word line signal to a selected one of the word lines during a memory access as a function of at least one control signal. Between a given pair of memory accesses, the output nodes and the input node of the switching circuit are held to a same prescribed voltage level to thereby substantially eliminate a leakage current path in the switching circuit.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2010</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZNANzy9KUcjJzEtVSCnKLEstUkjOLEouzSxRKM8syVAoSk0pTU4FKkhNzE5MT-VhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGhweYWRmbGBoZORsZEKAEAZtYpwQ</recordid><startdate>20101102</startdate><enddate>20101102</enddate><creator>PHAM HAI QUANG</creator><creator>WOZNIAK RONALD JAMES</creator><creator>WERNER WAYNE E</creator><creator>DUDECK DENNIS E</creator><creator>EVANS DONALD ALBERT</creator><scope>EVB</scope></search><sort><creationdate>20101102</creationdate><title>Word line driver circuit with reduced leakage</title><author>PHAM HAI QUANG ; WOZNIAK RONALD JAMES ; WERNER WAYNE E ; DUDECK DENNIS E ; EVANS DONALD ALBERT</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US7826301B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2010</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>PHAM HAI QUANG</creatorcontrib><creatorcontrib>WOZNIAK RONALD JAMES</creatorcontrib><creatorcontrib>WERNER WAYNE E</creatorcontrib><creatorcontrib>DUDECK DENNIS E</creatorcontrib><creatorcontrib>EVANS DONALD ALBERT</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>PHAM HAI QUANG</au><au>WOZNIAK RONALD JAMES</au><au>WERNER WAYNE E</au><au>DUDECK DENNIS E</au><au>EVANS DONALD ALBERT</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Word line driver circuit with reduced leakage</title><date>2010-11-02</date><risdate>2010</risdate><abstract>A word line driver circuit for use in a memory array including multiple memory cells and multiple word lines coupled to the memory cells for selectively accessing the memory cells includes a driver adapted to generate a word line signal as a function of a first set of address signals received by the word line driver circuit. The circuit further includes a switching circuit having a plurality of output nodes, the output nodes connected to respective ones of the plurality of word lines, and having an input node connected to an output of the driver and adapted to receive the word line signal. The switching circuit is operative to direct the word line signal to a selected one of the word lines during a memory access as a function of at least one control signal. Between a given pair of memory accesses, the output nodes and the input node of the switching circuit are held to a same prescribed voltage level to thereby substantially eliminate a leakage current path in the switching circuit.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US7826301B2
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title Word line driver circuit with reduced leakage
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-07T17%3A47%3A11IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=PHAM%20HAI%20QUANG&rft.date=2010-11-02&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS7826301B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true