Memory chip for high capacity memory subsystem supporting multiple speed bus

A memory module contains an interface for receiving memory access commands from an external source, in which a first portion of the interface receives memory access data at a first bus frequency and a second portion of the interface receives memory access data at a second different bus frequency. Pr...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: BARTLEY GERALD KEITH, BORKENHAGEN JOHN MICHAEL, GERMANN PHILIP RAYMOND
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator BARTLEY GERALD KEITH
BORKENHAGEN JOHN MICHAEL
GERMANN PHILIP RAYMOND
description A memory module contains an interface for receiving memory access commands from an external source, in which a first portion of the interface receives memory access data at a first bus frequency and a second portion of the interface receives memory access data at a second different bus frequency. Preferably, the memory module contains a second interface for re-transmitting memory access data, also operating at dual frequency. The memory module is preferably used in a high-capacity memory subsystem organized in a tree configuration in which data accesses are interleaved. Preferably, the memory module has multiple-mode operation, one of which supports dual-speed buses for receiving and re-transmitting different parts of data access commands, and another of which supports conventional daisy-chaining.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US7809913B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US7809913B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US7809913B23</originalsourceid><addsrcrecordid>eNrjZPDxTc3NL6pUSM7ILFBIyy9SyMhMz1BITixITM4sqVTIhcgWlyYVVxaXpOYCWQUF-UUlmXnpCrmlOSWZBTmpCsUFqakpCkmlxTwMrGmJOcWpvFCam0HBzTXE2UM3tSA_PrUYaGZqXmpJfGiwuYWBpaWhsZORMRFKAH4ANks</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Memory chip for high capacity memory subsystem supporting multiple speed bus</title><source>esp@cenet</source><creator>BARTLEY GERALD KEITH ; BORKENHAGEN JOHN MICHAEL ; GERMANN PHILIP RAYMOND</creator><creatorcontrib>BARTLEY GERALD KEITH ; BORKENHAGEN JOHN MICHAEL ; GERMANN PHILIP RAYMOND</creatorcontrib><description>A memory module contains an interface for receiving memory access commands from an external source, in which a first portion of the interface receives memory access data at a first bus frequency and a second portion of the interface receives memory access data at a second different bus frequency. Preferably, the memory module contains a second interface for re-transmitting memory access data, also operating at dual frequency. The memory module is preferably used in a high-capacity memory subsystem organized in a tree configuration in which data accesses are interleaved. Preferably, the memory module has multiple-mode operation, one of which supports dual-speed buses for receiving and re-transmitting different parts of data access commands, and another of which supports conventional daisy-chaining.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2010</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20101005&amp;DB=EPODOC&amp;CC=US&amp;NR=7809913B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20101005&amp;DB=EPODOC&amp;CC=US&amp;NR=7809913B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>BARTLEY GERALD KEITH</creatorcontrib><creatorcontrib>BORKENHAGEN JOHN MICHAEL</creatorcontrib><creatorcontrib>GERMANN PHILIP RAYMOND</creatorcontrib><title>Memory chip for high capacity memory subsystem supporting multiple speed bus</title><description>A memory module contains an interface for receiving memory access commands from an external source, in which a first portion of the interface receives memory access data at a first bus frequency and a second portion of the interface receives memory access data at a second different bus frequency. Preferably, the memory module contains a second interface for re-transmitting memory access data, also operating at dual frequency. The memory module is preferably used in a high-capacity memory subsystem organized in a tree configuration in which data accesses are interleaved. Preferably, the memory module has multiple-mode operation, one of which supports dual-speed buses for receiving and re-transmitting different parts of data access commands, and another of which supports conventional daisy-chaining.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2010</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZPDxTc3NL6pUSM7ILFBIyy9SyMhMz1BITixITM4sqVTIhcgWlyYVVxaXpOYCWQUF-UUlmXnpCrmlOSWZBTmpCsUFqakpCkmlxTwMrGmJOcWpvFCam0HBzTXE2UM3tSA_PrUYaGZqXmpJfGiwuYWBpaWhsZORMRFKAH4ANks</recordid><startdate>20101005</startdate><enddate>20101005</enddate><creator>BARTLEY GERALD KEITH</creator><creator>BORKENHAGEN JOHN MICHAEL</creator><creator>GERMANN PHILIP RAYMOND</creator><scope>EVB</scope></search><sort><creationdate>20101005</creationdate><title>Memory chip for high capacity memory subsystem supporting multiple speed bus</title><author>BARTLEY GERALD KEITH ; BORKENHAGEN JOHN MICHAEL ; GERMANN PHILIP RAYMOND</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US7809913B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2010</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>BARTLEY GERALD KEITH</creatorcontrib><creatorcontrib>BORKENHAGEN JOHN MICHAEL</creatorcontrib><creatorcontrib>GERMANN PHILIP RAYMOND</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>BARTLEY GERALD KEITH</au><au>BORKENHAGEN JOHN MICHAEL</au><au>GERMANN PHILIP RAYMOND</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Memory chip for high capacity memory subsystem supporting multiple speed bus</title><date>2010-10-05</date><risdate>2010</risdate><abstract>A memory module contains an interface for receiving memory access commands from an external source, in which a first portion of the interface receives memory access data at a first bus frequency and a second portion of the interface receives memory access data at a second different bus frequency. Preferably, the memory module contains a second interface for re-transmitting memory access data, also operating at dual frequency. The memory module is preferably used in a high-capacity memory subsystem organized in a tree configuration in which data accesses are interleaved. Preferably, the memory module has multiple-mode operation, one of which supports dual-speed buses for receiving and re-transmitting different parts of data access commands, and another of which supports conventional daisy-chaining.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US7809913B2
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Memory chip for high capacity memory subsystem supporting multiple speed bus
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-24T23%3A06%3A08IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=BARTLEY%20GERALD%20KEITH&rft.date=2010-10-05&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS7809913B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true