Latch-up resistant semiconductor structures on hybrid substrates and methods for forming such semiconductor structures

Latch-up resistant semiconductor structures formed on a hybrid substrate and methods of forming such latch-up resistant semiconductor structures. The hybrid substrate is characterized by first and second semiconductor regions that are formed on a bulk semiconductor region. The second semiconductor r...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: MANDELMAN JACK ALLAN, TONTI WILLIAM ROBERT
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator MANDELMAN JACK ALLAN
TONTI WILLIAM ROBERT
description Latch-up resistant semiconductor structures formed on a hybrid substrate and methods of forming such latch-up resistant semiconductor structures. The hybrid substrate is characterized by first and second semiconductor regions that are formed on a bulk semiconductor region. The second semiconductor region is separated from the bulk semiconductor region by an insulating layer. The first semiconductor region is separated from the bulk semiconductor region by a conductive region of an opposite conductivity type from the bulk semiconductor region. The buried conductive region thereby the susceptibility of devices built using the first semiconductor region to latch-up.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US7754513B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US7754513B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US7754513B23</originalsourceid><addsrcrecordid>eNqNjL0KAjEQhNNYiPoO-wJX6Hlc76FY2Kn1kUv2TMD8kN0Ivr1b2AoWwwwzH7NUr4tm45qaoSB5Yh0ZCIM3KdpqOBUgLhKqzJAiuPdUvAWqk_SapdTRQkB2yRLMwouCjw9BjPt5tVaLWT8JN19fKTgdb8O5wZxGpKwNRuTxfu37bt9t28Ou_QP5AJa-RzI</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Latch-up resistant semiconductor structures on hybrid substrates and methods for forming such semiconductor structures</title><source>esp@cenet</source><creator>MANDELMAN JACK ALLAN ; TONTI WILLIAM ROBERT</creator><creatorcontrib>MANDELMAN JACK ALLAN ; TONTI WILLIAM ROBERT</creatorcontrib><description>Latch-up resistant semiconductor structures formed on a hybrid substrate and methods of forming such latch-up resistant semiconductor structures. The hybrid substrate is characterized by first and second semiconductor regions that are formed on a bulk semiconductor region. The second semiconductor region is separated from the bulk semiconductor region by an insulating layer. The first semiconductor region is separated from the bulk semiconductor region by a conductive region of an opposite conductivity type from the bulk semiconductor region. The buried conductive region thereby the susceptibility of devices built using the first semiconductor region to latch-up.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2010</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20100713&amp;DB=EPODOC&amp;CC=US&amp;NR=7754513B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20100713&amp;DB=EPODOC&amp;CC=US&amp;NR=7754513B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>MANDELMAN JACK ALLAN</creatorcontrib><creatorcontrib>TONTI WILLIAM ROBERT</creatorcontrib><title>Latch-up resistant semiconductor structures on hybrid substrates and methods for forming such semiconductor structures</title><description>Latch-up resistant semiconductor structures formed on a hybrid substrate and methods of forming such latch-up resistant semiconductor structures. The hybrid substrate is characterized by first and second semiconductor regions that are formed on a bulk semiconductor region. The second semiconductor region is separated from the bulk semiconductor region by an insulating layer. The first semiconductor region is separated from the bulk semiconductor region by a conductive region of an opposite conductivity type from the bulk semiconductor region. The buried conductive region thereby the susceptibility of devices built using the first semiconductor region to latch-up.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2010</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjL0KAjEQhNNYiPoO-wJX6Hlc76FY2Kn1kUv2TMD8kN0Ivr1b2AoWwwwzH7NUr4tm45qaoSB5Yh0ZCIM3KdpqOBUgLhKqzJAiuPdUvAWqk_SapdTRQkB2yRLMwouCjw9BjPt5tVaLWT8JN19fKTgdb8O5wZxGpKwNRuTxfu37bt9t28Ou_QP5AJa-RzI</recordid><startdate>20100713</startdate><enddate>20100713</enddate><creator>MANDELMAN JACK ALLAN</creator><creator>TONTI WILLIAM ROBERT</creator><scope>EVB</scope></search><sort><creationdate>20100713</creationdate><title>Latch-up resistant semiconductor structures on hybrid substrates and methods for forming such semiconductor structures</title><author>MANDELMAN JACK ALLAN ; TONTI WILLIAM ROBERT</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US7754513B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2010</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>MANDELMAN JACK ALLAN</creatorcontrib><creatorcontrib>TONTI WILLIAM ROBERT</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>MANDELMAN JACK ALLAN</au><au>TONTI WILLIAM ROBERT</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Latch-up resistant semiconductor structures on hybrid substrates and methods for forming such semiconductor structures</title><date>2010-07-13</date><risdate>2010</risdate><abstract>Latch-up resistant semiconductor structures formed on a hybrid substrate and methods of forming such latch-up resistant semiconductor structures. The hybrid substrate is characterized by first and second semiconductor regions that are formed on a bulk semiconductor region. The second semiconductor region is separated from the bulk semiconductor region by an insulating layer. The first semiconductor region is separated from the bulk semiconductor region by a conductive region of an opposite conductivity type from the bulk semiconductor region. The buried conductive region thereby the susceptibility of devices built using the first semiconductor region to latch-up.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US7754513B2
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Latch-up resistant semiconductor structures on hybrid substrates and methods for forming such semiconductor structures
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-02T07%3A38%3A33IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=MANDELMAN%20JACK%20ALLAN&rft.date=2010-07-13&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS7754513B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true