Array test using the shorting bar and high frequency clock signal for the inspection of TFT-LCD with integrated driver IC

In accordance with the present invention, a first shorting bar drives the data lines of a TFT array having integrated gate driver circuitry. Another set of shorting bars drive the corresponding terminals of the gate driver circuitry. The pixel voltages are measured after all the pixels are charged b...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: JUN MIKE, MCGINLEY BARRY, ERSAHIN ATILA, SANJEEVI SABARI
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator JUN MIKE
MCGINLEY BARRY
ERSAHIN ATILA
SANJEEVI SABARI
description In accordance with the present invention, a first shorting bar drives the data lines of a TFT array having integrated gate driver circuitry. Another set of shorting bars drive the corresponding terminals of the gate driver circuitry. The pixel voltages are measured after all the pixels are charged by the driving signals applied to the shorting bars. Gate voltages are progressively applied to the gate lines by the gate driver integrated circuit (IC) via the set of shorting bars that, in turn, are driven by clock signals received from one or more pattern generators. Voltages are concurrently applied to the data lines which are connected together by the first shorting bar. The application of voltages generates a display pattern that is subsequently compared to an expected display pattern. By comparing the resulting display pattern and the expected display pattern, possible defects are detected.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US7714589B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US7714589B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US7714589B23</originalsourceid><addsrcrecordid>eNqNizsOgkAURWksjLqHuwEKf0FLRYkmdmJNxuHBTCQz-OahYfd-4gKsbk7OucOo3zCrHkJB0AXraoghBONZPnBVDOVKGFsbVEz3jpzuoRuvbwi2dqpB5fl7si60pMV6B18hz_L4lO7wtGLeSqhmJVSiZPsgxjEdR4NKNYEmvx1FyPZ5eoip9QWFVmlyJMXlnCTTxXK13s7mfyQv2bRFHg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Array test using the shorting bar and high frequency clock signal for the inspection of TFT-LCD with integrated driver IC</title><source>esp@cenet</source><creator>JUN MIKE ; MCGINLEY BARRY ; ERSAHIN ATILA ; SANJEEVI SABARI</creator><creatorcontrib>JUN MIKE ; MCGINLEY BARRY ; ERSAHIN ATILA ; SANJEEVI SABARI</creatorcontrib><description>In accordance with the present invention, a first shorting bar drives the data lines of a TFT array having integrated gate driver circuitry. Another set of shorting bars drive the corresponding terminals of the gate driver circuitry. The pixel voltages are measured after all the pixels are charged by the driving signals applied to the shorting bars. Gate voltages are progressively applied to the gate lines by the gate driver integrated circuit (IC) via the set of shorting bars that, in turn, are driven by clock signals received from one or more pattern generators. Voltages are concurrently applied to the data lines which are connected together by the first shorting bar. The application of voltages generates a display pattern that is subsequently compared to an expected display pattern. By comparing the resulting display pattern and the expected display pattern, possible defects are detected.</description><language>eng</language><subject>MEASURING ; MEASURING ELECTRIC VARIABLES ; MEASURING MAGNETIC VARIABLES ; PHYSICS ; TESTING</subject><creationdate>2010</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20100511&amp;DB=EPODOC&amp;CC=US&amp;NR=7714589B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20100511&amp;DB=EPODOC&amp;CC=US&amp;NR=7714589B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>JUN MIKE</creatorcontrib><creatorcontrib>MCGINLEY BARRY</creatorcontrib><creatorcontrib>ERSAHIN ATILA</creatorcontrib><creatorcontrib>SANJEEVI SABARI</creatorcontrib><title>Array test using the shorting bar and high frequency clock signal for the inspection of TFT-LCD with integrated driver IC</title><description>In accordance with the present invention, a first shorting bar drives the data lines of a TFT array having integrated gate driver circuitry. Another set of shorting bars drive the corresponding terminals of the gate driver circuitry. The pixel voltages are measured after all the pixels are charged by the driving signals applied to the shorting bars. Gate voltages are progressively applied to the gate lines by the gate driver integrated circuit (IC) via the set of shorting bars that, in turn, are driven by clock signals received from one or more pattern generators. Voltages are concurrently applied to the data lines which are connected together by the first shorting bar. The application of voltages generates a display pattern that is subsequently compared to an expected display pattern. By comparing the resulting display pattern and the expected display pattern, possible defects are detected.</description><subject>MEASURING</subject><subject>MEASURING ELECTRIC VARIABLES</subject><subject>MEASURING MAGNETIC VARIABLES</subject><subject>PHYSICS</subject><subject>TESTING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2010</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNizsOgkAURWksjLqHuwEKf0FLRYkmdmJNxuHBTCQz-OahYfd-4gKsbk7OucOo3zCrHkJB0AXraoghBONZPnBVDOVKGFsbVEz3jpzuoRuvbwi2dqpB5fl7si60pMV6B18hz_L4lO7wtGLeSqhmJVSiZPsgxjEdR4NKNYEmvx1FyPZ5eoip9QWFVmlyJMXlnCTTxXK13s7mfyQv2bRFHg</recordid><startdate>20100511</startdate><enddate>20100511</enddate><creator>JUN MIKE</creator><creator>MCGINLEY BARRY</creator><creator>ERSAHIN ATILA</creator><creator>SANJEEVI SABARI</creator><scope>EVB</scope></search><sort><creationdate>20100511</creationdate><title>Array test using the shorting bar and high frequency clock signal for the inspection of TFT-LCD with integrated driver IC</title><author>JUN MIKE ; MCGINLEY BARRY ; ERSAHIN ATILA ; SANJEEVI SABARI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US7714589B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2010</creationdate><topic>MEASURING</topic><topic>MEASURING ELECTRIC VARIABLES</topic><topic>MEASURING MAGNETIC VARIABLES</topic><topic>PHYSICS</topic><topic>TESTING</topic><toplevel>online_resources</toplevel><creatorcontrib>JUN MIKE</creatorcontrib><creatorcontrib>MCGINLEY BARRY</creatorcontrib><creatorcontrib>ERSAHIN ATILA</creatorcontrib><creatorcontrib>SANJEEVI SABARI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>JUN MIKE</au><au>MCGINLEY BARRY</au><au>ERSAHIN ATILA</au><au>SANJEEVI SABARI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Array test using the shorting bar and high frequency clock signal for the inspection of TFT-LCD with integrated driver IC</title><date>2010-05-11</date><risdate>2010</risdate><abstract>In accordance with the present invention, a first shorting bar drives the data lines of a TFT array having integrated gate driver circuitry. Another set of shorting bars drive the corresponding terminals of the gate driver circuitry. The pixel voltages are measured after all the pixels are charged by the driving signals applied to the shorting bars. Gate voltages are progressively applied to the gate lines by the gate driver integrated circuit (IC) via the set of shorting bars that, in turn, are driven by clock signals received from one or more pattern generators. Voltages are concurrently applied to the data lines which are connected together by the first shorting bar. The application of voltages generates a display pattern that is subsequently compared to an expected display pattern. By comparing the resulting display pattern and the expected display pattern, possible defects are detected.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US7714589B2
source esp@cenet
subjects MEASURING
MEASURING ELECTRIC VARIABLES
MEASURING MAGNETIC VARIABLES
PHYSICS
TESTING
title Array test using the shorting bar and high frequency clock signal for the inspection of TFT-LCD with integrated driver IC
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-29T20%3A57%3A52IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=JUN%20MIKE&rft.date=2010-05-11&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS7714589B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true