Asynchronously-accessible memory device with mode selection circuitry for burst or pipelined operation

An integrated circuit memory device is designed for high speed data access and for compatibility with existing memory systems. An address strobe signal is used to latch a first address. During a burst access cycle the address is incremented internal to the device with additional address strobe trans...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: WILLIAMS BRETT L, RYAN KEVIN J, MAILLOUX JEFFREY S, MERRITT TODD A
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator WILLIAMS BRETT L
RYAN KEVIN J
MAILLOUX JEFFREY S
MERRITT TODD A
description An integrated circuit memory device is designed for high speed data access and for compatibility with existing memory systems. An address strobe signal is used to latch a first address. During a burst access cycle the address is incremented internal to the device with additional address strobe transitions. A new memory address is only required at the beginning of each burst access. Read/Write commands are issued once per burst access eliminating the need to toggle the Read/Write control line at the device cycle frequency. Transitions of the Read/Write control line during a burst access will terminate the burst access, reset the burst length counter and initialize the device for another burst access. The device is compatible with existing Extended Data Out DRAM device pinouts, Fast Page Mode and Extended Data Out Single In-Line Memory Module pinouts, and other memory circuit designs. Additionally, a DRAM is provided having both pipelined and burst Extended Data Out modes of operation and the ability to switch between them.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US7681005B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US7681005B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US7681005B13</originalsourceid><addsrcrecordid>eNqNyj0KwkAQhuE0FqLeYS4QSBB_WhXFXq0lmXwhA5udZWej5PZG8ABW71s886w92Oi5i-p1MDfmFTPMpHagHr3GkRq8hEFvSR312oAMDpxEPbFEHiRNqNVI9RAt0TRBApx4NKQBsfrSZTZrK2dY_brI6HK-n645gj5hoWJ4pOfjttvuy6LYHMv1H-QDrOpAkA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Asynchronously-accessible memory device with mode selection circuitry for burst or pipelined operation</title><source>esp@cenet</source><creator>WILLIAMS BRETT L ; RYAN KEVIN J ; MAILLOUX JEFFREY S ; MERRITT TODD A</creator><creatorcontrib>WILLIAMS BRETT L ; RYAN KEVIN J ; MAILLOUX JEFFREY S ; MERRITT TODD A</creatorcontrib><description>An integrated circuit memory device is designed for high speed data access and for compatibility with existing memory systems. An address strobe signal is used to latch a first address. During a burst access cycle the address is incremented internal to the device with additional address strobe transitions. A new memory address is only required at the beginning of each burst access. Read/Write commands are issued once per burst access eliminating the need to toggle the Read/Write control line at the device cycle frequency. Transitions of the Read/Write control line during a burst access will terminate the burst access, reset the burst length counter and initialize the device for another burst access. The device is compatible with existing Extended Data Out DRAM device pinouts, Fast Page Mode and Extended Data Out Single In-Line Memory Module pinouts, and other memory circuit designs. Additionally, a DRAM is provided having both pipelined and burst Extended Data Out modes of operation and the ability to switch between them.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2010</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20100316&amp;DB=EPODOC&amp;CC=US&amp;NR=7681005B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20100316&amp;DB=EPODOC&amp;CC=US&amp;NR=7681005B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>WILLIAMS BRETT L</creatorcontrib><creatorcontrib>RYAN KEVIN J</creatorcontrib><creatorcontrib>MAILLOUX JEFFREY S</creatorcontrib><creatorcontrib>MERRITT TODD A</creatorcontrib><title>Asynchronously-accessible memory device with mode selection circuitry for burst or pipelined operation</title><description>An integrated circuit memory device is designed for high speed data access and for compatibility with existing memory systems. An address strobe signal is used to latch a first address. During a burst access cycle the address is incremented internal to the device with additional address strobe transitions. A new memory address is only required at the beginning of each burst access. Read/Write commands are issued once per burst access eliminating the need to toggle the Read/Write control line at the device cycle frequency. Transitions of the Read/Write control line during a burst access will terminate the burst access, reset the burst length counter and initialize the device for another burst access. The device is compatible with existing Extended Data Out DRAM device pinouts, Fast Page Mode and Extended Data Out Single In-Line Memory Module pinouts, and other memory circuit designs. Additionally, a DRAM is provided having both pipelined and burst Extended Data Out modes of operation and the ability to switch between them.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2010</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNyj0KwkAQhuE0FqLeYS4QSBB_WhXFXq0lmXwhA5udZWej5PZG8ABW71s886w92Oi5i-p1MDfmFTPMpHagHr3GkRq8hEFvSR312oAMDpxEPbFEHiRNqNVI9RAt0TRBApx4NKQBsfrSZTZrK2dY_brI6HK-n645gj5hoWJ4pOfjttvuy6LYHMv1H-QDrOpAkA</recordid><startdate>20100316</startdate><enddate>20100316</enddate><creator>WILLIAMS BRETT L</creator><creator>RYAN KEVIN J</creator><creator>MAILLOUX JEFFREY S</creator><creator>MERRITT TODD A</creator><scope>EVB</scope></search><sort><creationdate>20100316</creationdate><title>Asynchronously-accessible memory device with mode selection circuitry for burst or pipelined operation</title><author>WILLIAMS BRETT L ; RYAN KEVIN J ; MAILLOUX JEFFREY S ; MERRITT TODD A</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US7681005B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2010</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>WILLIAMS BRETT L</creatorcontrib><creatorcontrib>RYAN KEVIN J</creatorcontrib><creatorcontrib>MAILLOUX JEFFREY S</creatorcontrib><creatorcontrib>MERRITT TODD A</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>WILLIAMS BRETT L</au><au>RYAN KEVIN J</au><au>MAILLOUX JEFFREY S</au><au>MERRITT TODD A</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Asynchronously-accessible memory device with mode selection circuitry for burst or pipelined operation</title><date>2010-03-16</date><risdate>2010</risdate><abstract>An integrated circuit memory device is designed for high speed data access and for compatibility with existing memory systems. An address strobe signal is used to latch a first address. During a burst access cycle the address is incremented internal to the device with additional address strobe transitions. A new memory address is only required at the beginning of each burst access. Read/Write commands are issued once per burst access eliminating the need to toggle the Read/Write control line at the device cycle frequency. Transitions of the Read/Write control line during a burst access will terminate the burst access, reset the burst length counter and initialize the device for another burst access. The device is compatible with existing Extended Data Out DRAM device pinouts, Fast Page Mode and Extended Data Out Single In-Line Memory Module pinouts, and other memory circuit designs. Additionally, a DRAM is provided having both pipelined and burst Extended Data Out modes of operation and the ability to switch between them.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US7681005B1
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
INFORMATION STORAGE
PHYSICS
STATIC STORES
title Asynchronously-accessible memory device with mode selection circuitry for burst or pipelined operation
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-04T00%3A34%3A14IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=WILLIAMS%20BRETT%20L&rft.date=2010-03-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS7681005B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true