Hybrid analog/digital phase-lock loop for low-jitter synchronization

A hybrid analog/digital phase-lock loop for low-jitter synchronization provides a mechanism for generating a low-jitter clock from a timing reference that has a high jitter level. A numerically-controlled analog oscillator provides a clock output and has an input for receiving a rational number. The...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: YOU ZHONG, GREEN STEVEN RANDALL, MELANSON JOHN L, WOODFORD SCOTT ALLAN
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator YOU ZHONG
GREEN STEVEN RANDALL
MELANSON JOHN L
WOODFORD SCOTT ALLAN
description A hybrid analog/digital phase-lock loop for low-jitter synchronization provides a mechanism for generating a low-jitter clock from a timing reference that has a high jitter level. A numerically-controlled analog oscillator provides a clock output and has an input for receiving a rational number. The rational number represents a ratio between the frequency of the clock output and the frequency of another stable clock provided to the circuit. A counter divides the frequency of either the clock output or the stable clock, providing feedback or feed-forward control of the analog oscillator, respectively. The circuit also includes a digital phase-frequency detector for detecting an on-going phase-frequency difference between an input timing reference and an output of the divider and a digital loop filter for filtering the output of the phase-frequency detector to provide the rational number that controls the frequency of the numerically-controlled analog oscillator.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US7680236B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US7680236B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US7680236B13</originalsourceid><addsrcrecordid>eNrjZHDxqEwqykxRSMxLzMlP10_JTM8sScxRKMhILE7VzclPzlbIyc8vUEjLLwIyynWzMktKUosUiivzkjOK8vMyqxJLMvPzeBhY0xJzilN5oTQ3g4Kba4izh25qQX58anFBYnJqXmpJfGiwuZmFgZGxmZOhMRFKAHlcMwc</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Hybrid analog/digital phase-lock loop for low-jitter synchronization</title><source>esp@cenet</source><creator>YOU ZHONG ; GREEN STEVEN RANDALL ; MELANSON JOHN L ; WOODFORD SCOTT ALLAN</creator><creatorcontrib>YOU ZHONG ; GREEN STEVEN RANDALL ; MELANSON JOHN L ; WOODFORD SCOTT ALLAN</creatorcontrib><description>A hybrid analog/digital phase-lock loop for low-jitter synchronization provides a mechanism for generating a low-jitter clock from a timing reference that has a high jitter level. A numerically-controlled analog oscillator provides a clock output and has an input for receiving a rational number. The rational number represents a ratio between the frequency of the clock output and the frequency of another stable clock provided to the circuit. A counter divides the frequency of either the clock output or the stable clock, providing feedback or feed-forward control of the analog oscillator, respectively. The circuit also includes a digital phase-frequency detector for detecting an on-going phase-frequency difference between an input timing reference and an output of the divider and a digital loop filter for filtering the output of the phase-frequency detector to provide the rational number that controls the frequency of the numerically-controlled analog oscillator.</description><language>eng</language><subject>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES ; BASIC ELECTRONIC CIRCUITRY ; DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TOANOTHER ; ELECTRICITY</subject><creationdate>2010</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20100316&amp;DB=EPODOC&amp;CC=US&amp;NR=7680236B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20100316&amp;DB=EPODOC&amp;CC=US&amp;NR=7680236B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>YOU ZHONG</creatorcontrib><creatorcontrib>GREEN STEVEN RANDALL</creatorcontrib><creatorcontrib>MELANSON JOHN L</creatorcontrib><creatorcontrib>WOODFORD SCOTT ALLAN</creatorcontrib><title>Hybrid analog/digital phase-lock loop for low-jitter synchronization</title><description>A hybrid analog/digital phase-lock loop for low-jitter synchronization provides a mechanism for generating a low-jitter clock from a timing reference that has a high jitter level. A numerically-controlled analog oscillator provides a clock output and has an input for receiving a rational number. The rational number represents a ratio between the frequency of the clock output and the frequency of another stable clock provided to the circuit. A counter divides the frequency of either the clock output or the stable clock, providing feedback or feed-forward control of the analog oscillator, respectively. The circuit also includes a digital phase-frequency detector for detecting an on-going phase-frequency difference between an input timing reference and an output of the divider and a digital loop filter for filtering the output of the phase-frequency detector to provide the rational number that controls the frequency of the numerically-controlled analog oscillator.</description><subject>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES</subject><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TOANOTHER</subject><subject>ELECTRICITY</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2010</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZHDxqEwqykxRSMxLzMlP10_JTM8sScxRKMhILE7VzclPzlbIyc8vUEjLLwIyynWzMktKUosUiivzkjOK8vMyqxJLMvPzeBhY0xJzilN5oTQ3g4Kba4izh25qQX58anFBYnJqXmpJfGiwuZmFgZGxmZOhMRFKAHlcMwc</recordid><startdate>20100316</startdate><enddate>20100316</enddate><creator>YOU ZHONG</creator><creator>GREEN STEVEN RANDALL</creator><creator>MELANSON JOHN L</creator><creator>WOODFORD SCOTT ALLAN</creator><scope>EVB</scope></search><sort><creationdate>20100316</creationdate><title>Hybrid analog/digital phase-lock loop for low-jitter synchronization</title><author>YOU ZHONG ; GREEN STEVEN RANDALL ; MELANSON JOHN L ; WOODFORD SCOTT ALLAN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US7680236B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2010</creationdate><topic>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES</topic><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TOANOTHER</topic><topic>ELECTRICITY</topic><toplevel>online_resources</toplevel><creatorcontrib>YOU ZHONG</creatorcontrib><creatorcontrib>GREEN STEVEN RANDALL</creatorcontrib><creatorcontrib>MELANSON JOHN L</creatorcontrib><creatorcontrib>WOODFORD SCOTT ALLAN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>YOU ZHONG</au><au>GREEN STEVEN RANDALL</au><au>MELANSON JOHN L</au><au>WOODFORD SCOTT ALLAN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Hybrid analog/digital phase-lock loop for low-jitter synchronization</title><date>2010-03-16</date><risdate>2010</risdate><abstract>A hybrid analog/digital phase-lock loop for low-jitter synchronization provides a mechanism for generating a low-jitter clock from a timing reference that has a high jitter level. A numerically-controlled analog oscillator provides a clock output and has an input for receiving a rational number. The rational number represents a ratio between the frequency of the clock output and the frequency of another stable clock provided to the circuit. A counter divides the frequency of either the clock output or the stable clock, providing feedback or feed-forward control of the analog oscillator, respectively. The circuit also includes a digital phase-frequency detector for detecting an on-going phase-frequency difference between an input timing reference and an output of the divider and a digital loop filter for filtering the output of the phase-frequency detector to provide the rational number that controls the frequency of the numerically-controlled analog oscillator.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US7680236B1
source esp@cenet
subjects AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
BASIC ELECTRONIC CIRCUITRY
DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TOANOTHER
ELECTRICITY
title Hybrid analog/digital phase-lock loop for low-jitter synchronization
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-28T13%3A40%3A40IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=YOU%20ZHONG&rft.date=2010-03-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS7680236B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true