Method for testing functional boundary logic at asynchronous clock boundaries of an integrated circuit device

A method for testing functional boundary logic at an asynchronous clock boundary of an integrated circuit device is provided. With the method, each clock domain has its own scan paths that do not cross domain boundaries. By eliminating the scanning across the boundaries, the requirement to have two...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: RILEY MACK W, CHELSTROM NATHAN P, FERGUSON STEVEN R
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator RILEY MACK W
CHELSTROM NATHAN P
FERGUSON STEVEN R
description A method for testing functional boundary logic at an asynchronous clock boundary of an integrated circuit device is provided. With the method, each clock domain has its own scan paths that do not cross domain boundaries. By eliminating the scanning across the boundaries, the requirement to have two clock grids in the asynchronously clocked domains may be eliminated. As a result, circuit area and design time with regard to the clock distribution design are reduced. In addition, removing the second clock grid, i.e. the high speed core or system clock, in the asynchronously clocked domains removes the requirement to have a multiplexing scheme for selection of clocking signals in the asynchronous domain. In addition to the above, the system and method provide boundary built-in-self-test logic for testing the functional crossing logic of boundaries between the clock domains in a functional mode of operation.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US7478300B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US7478300B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US7478300B23</originalsourceid><addsrcrecordid>eNqNyrEKwjAQANAuDqL-w_2AUKxQZ0VxcVLnEi-X9jDeleQi9O9ddHd6y5tXrwvZoB6CJjDKxtJDKILGKi7CQ4t4lyaI2jOCM3B5EhySipYMGBWfv8SUQQM4ARajPjkjD8gJCxt4ejPSspoFFzOtvi4qOB1vh_OaRu0ojw5JyLr7td22u6au95vmj_IBTQFCkg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method for testing functional boundary logic at asynchronous clock boundaries of an integrated circuit device</title><source>esp@cenet</source><creator>RILEY MACK W ; CHELSTROM NATHAN P ; FERGUSON STEVEN R</creator><creatorcontrib>RILEY MACK W ; CHELSTROM NATHAN P ; FERGUSON STEVEN R</creatorcontrib><description>A method for testing functional boundary logic at an asynchronous clock boundary of an integrated circuit device is provided. With the method, each clock domain has its own scan paths that do not cross domain boundaries. By eliminating the scanning across the boundaries, the requirement to have two clock grids in the asynchronously clocked domains may be eliminated. As a result, circuit area and design time with regard to the clock distribution design are reduced. In addition, removing the second clock grid, i.e. the high speed core or system clock, in the asynchronously clocked domains removes the requirement to have a multiplexing scheme for selection of clocking signals in the asynchronous domain. In addition to the above, the system and method provide boundary built-in-self-test logic for testing the functional crossing logic of boundaries between the clock domains in a functional mode of operation.</description><language>eng</language><subject>MEASURING ; MEASURING ELECTRIC VARIABLES ; MEASURING MAGNETIC VARIABLES ; PHYSICS ; TESTING</subject><creationdate>2009</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20090113&amp;DB=EPODOC&amp;CC=US&amp;NR=7478300B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20090113&amp;DB=EPODOC&amp;CC=US&amp;NR=7478300B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>RILEY MACK W</creatorcontrib><creatorcontrib>CHELSTROM NATHAN P</creatorcontrib><creatorcontrib>FERGUSON STEVEN R</creatorcontrib><title>Method for testing functional boundary logic at asynchronous clock boundaries of an integrated circuit device</title><description>A method for testing functional boundary logic at an asynchronous clock boundary of an integrated circuit device is provided. With the method, each clock domain has its own scan paths that do not cross domain boundaries. By eliminating the scanning across the boundaries, the requirement to have two clock grids in the asynchronously clocked domains may be eliminated. As a result, circuit area and design time with regard to the clock distribution design are reduced. In addition, removing the second clock grid, i.e. the high speed core or system clock, in the asynchronously clocked domains removes the requirement to have a multiplexing scheme for selection of clocking signals in the asynchronous domain. In addition to the above, the system and method provide boundary built-in-self-test logic for testing the functional crossing logic of boundaries between the clock domains in a functional mode of operation.</description><subject>MEASURING</subject><subject>MEASURING ELECTRIC VARIABLES</subject><subject>MEASURING MAGNETIC VARIABLES</subject><subject>PHYSICS</subject><subject>TESTING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2009</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNyrEKwjAQANAuDqL-w_2AUKxQZ0VxcVLnEi-X9jDeleQi9O9ddHd6y5tXrwvZoB6CJjDKxtJDKILGKi7CQ4t4lyaI2jOCM3B5EhySipYMGBWfv8SUQQM4ARajPjkjD8gJCxt4ejPSspoFFzOtvi4qOB1vh_OaRu0ojw5JyLr7td22u6au95vmj_IBTQFCkg</recordid><startdate>20090113</startdate><enddate>20090113</enddate><creator>RILEY MACK W</creator><creator>CHELSTROM NATHAN P</creator><creator>FERGUSON STEVEN R</creator><scope>EVB</scope></search><sort><creationdate>20090113</creationdate><title>Method for testing functional boundary logic at asynchronous clock boundaries of an integrated circuit device</title><author>RILEY MACK W ; CHELSTROM NATHAN P ; FERGUSON STEVEN R</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US7478300B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2009</creationdate><topic>MEASURING</topic><topic>MEASURING ELECTRIC VARIABLES</topic><topic>MEASURING MAGNETIC VARIABLES</topic><topic>PHYSICS</topic><topic>TESTING</topic><toplevel>online_resources</toplevel><creatorcontrib>RILEY MACK W</creatorcontrib><creatorcontrib>CHELSTROM NATHAN P</creatorcontrib><creatorcontrib>FERGUSON STEVEN R</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>RILEY MACK W</au><au>CHELSTROM NATHAN P</au><au>FERGUSON STEVEN R</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method for testing functional boundary logic at asynchronous clock boundaries of an integrated circuit device</title><date>2009-01-13</date><risdate>2009</risdate><abstract>A method for testing functional boundary logic at an asynchronous clock boundary of an integrated circuit device is provided. With the method, each clock domain has its own scan paths that do not cross domain boundaries. By eliminating the scanning across the boundaries, the requirement to have two clock grids in the asynchronously clocked domains may be eliminated. As a result, circuit area and design time with regard to the clock distribution design are reduced. In addition, removing the second clock grid, i.e. the high speed core or system clock, in the asynchronously clocked domains removes the requirement to have a multiplexing scheme for selection of clocking signals in the asynchronous domain. In addition to the above, the system and method provide boundary built-in-self-test logic for testing the functional crossing logic of boundaries between the clock domains in a functional mode of operation.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US7478300B2
source esp@cenet
subjects MEASURING
MEASURING ELECTRIC VARIABLES
MEASURING MAGNETIC VARIABLES
PHYSICS
TESTING
title Method for testing functional boundary logic at asynchronous clock boundaries of an integrated circuit device
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-11T08%3A22%3A47IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=RILEY%20MACK%20W&rft.date=2009-01-13&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS7478300B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true