Apparatus and method for handling data cache misses out-of-order for asynchronous pipelines

Mechanisms for handling data cache misses out-of-order for asynchronous pipelines are provided. The mechanisms associate load tag (LTAG) identifiers with the load instructions and uses them to track the load instruction across multiple pipelines as an index into a load table data structure of a load...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: SHIPPY DAVID, HALL RONALD P, HEIL TIMOTHY H, ABERNATHY CHRISTOPHER M, BRADFORD JEFFREY P
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator SHIPPY DAVID
HALL RONALD P
HEIL TIMOTHY H
ABERNATHY CHRISTOPHER M
BRADFORD JEFFREY P
description Mechanisms for handling data cache misses out-of-order for asynchronous pipelines are provided. The mechanisms associate load tag (LTAG) identifiers with the load instructions and uses them to track the load instruction across multiple pipelines as an index into a load table data structure of a load target buffer. The load table is used to manage cache "hits" and "misses" and to aid in the recycling of data from the L2 cache. With cache misses, the LTAG indexed load table permits load data to recycle from the L2 cache in any order. When the load instruction issues and sees its corresponding entry in the load table marked as a "miss," the effects of issuance of the load instruction are canceled and the load instruction is stored in the load table for future reissuing to the instruction pipeline when the required data is recycled.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US7461239B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US7461239B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US7461239B23</originalsourceid><addsrcrecordid>eNqNjDEKAjEQRdNYiHqHuUAKd0WxVFHs1cpiGZJZE9jNDJls4e0N4gGsHh_ef3PzPIhgxjIpYPIwUgnsoecMoe4hphd4LAgOXSAYoyop8FQs95azp_x1Ud_JhcyJa0eiUD2SLs2sx0Fp9ePCwOV8P10tCXekgo4Sle5x222266bdH5v2D-UD_Cc7Zg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Apparatus and method for handling data cache misses out-of-order for asynchronous pipelines</title><source>esp@cenet</source><creator>SHIPPY DAVID ; HALL RONALD P ; HEIL TIMOTHY H ; ABERNATHY CHRISTOPHER M ; BRADFORD JEFFREY P</creator><creatorcontrib>SHIPPY DAVID ; HALL RONALD P ; HEIL TIMOTHY H ; ABERNATHY CHRISTOPHER M ; BRADFORD JEFFREY P</creatorcontrib><description>Mechanisms for handling data cache misses out-of-order for asynchronous pipelines are provided. The mechanisms associate load tag (LTAG) identifiers with the load instructions and uses them to track the load instruction across multiple pipelines as an index into a load table data structure of a load target buffer. The load table is used to manage cache "hits" and "misses" and to aid in the recycling of data from the L2 cache. With cache misses, the LTAG indexed load table permits load data to recycle from the L2 cache in any order. When the load instruction issues and sees its corresponding entry in the load table marked as a "miss," the effects of issuance of the load instruction are canceled and the load instruction is stored in the load table for future reissuing to the instruction pipeline when the required data is recycled.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2008</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20081202&amp;DB=EPODOC&amp;CC=US&amp;NR=7461239B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20081202&amp;DB=EPODOC&amp;CC=US&amp;NR=7461239B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SHIPPY DAVID</creatorcontrib><creatorcontrib>HALL RONALD P</creatorcontrib><creatorcontrib>HEIL TIMOTHY H</creatorcontrib><creatorcontrib>ABERNATHY CHRISTOPHER M</creatorcontrib><creatorcontrib>BRADFORD JEFFREY P</creatorcontrib><title>Apparatus and method for handling data cache misses out-of-order for asynchronous pipelines</title><description>Mechanisms for handling data cache misses out-of-order for asynchronous pipelines are provided. The mechanisms associate load tag (LTAG) identifiers with the load instructions and uses them to track the load instruction across multiple pipelines as an index into a load table data structure of a load target buffer. The load table is used to manage cache "hits" and "misses" and to aid in the recycling of data from the L2 cache. With cache misses, the LTAG indexed load table permits load data to recycle from the L2 cache in any order. When the load instruction issues and sees its corresponding entry in the load table marked as a "miss," the effects of issuance of the load instruction are canceled and the load instruction is stored in the load table for future reissuing to the instruction pipeline when the required data is recycled.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2008</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjDEKAjEQRdNYiHqHuUAKd0WxVFHs1cpiGZJZE9jNDJls4e0N4gGsHh_ef3PzPIhgxjIpYPIwUgnsoecMoe4hphd4LAgOXSAYoyop8FQs95azp_x1Ud_JhcyJa0eiUD2SLs2sx0Fp9ePCwOV8P10tCXekgo4Sle5x222266bdH5v2D-UD_Cc7Zg</recordid><startdate>20081202</startdate><enddate>20081202</enddate><creator>SHIPPY DAVID</creator><creator>HALL RONALD P</creator><creator>HEIL TIMOTHY H</creator><creator>ABERNATHY CHRISTOPHER M</creator><creator>BRADFORD JEFFREY P</creator><scope>EVB</scope></search><sort><creationdate>20081202</creationdate><title>Apparatus and method for handling data cache misses out-of-order for asynchronous pipelines</title><author>SHIPPY DAVID ; HALL RONALD P ; HEIL TIMOTHY H ; ABERNATHY CHRISTOPHER M ; BRADFORD JEFFREY P</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US7461239B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2008</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>SHIPPY DAVID</creatorcontrib><creatorcontrib>HALL RONALD P</creatorcontrib><creatorcontrib>HEIL TIMOTHY H</creatorcontrib><creatorcontrib>ABERNATHY CHRISTOPHER M</creatorcontrib><creatorcontrib>BRADFORD JEFFREY P</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SHIPPY DAVID</au><au>HALL RONALD P</au><au>HEIL TIMOTHY H</au><au>ABERNATHY CHRISTOPHER M</au><au>BRADFORD JEFFREY P</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Apparatus and method for handling data cache misses out-of-order for asynchronous pipelines</title><date>2008-12-02</date><risdate>2008</risdate><abstract>Mechanisms for handling data cache misses out-of-order for asynchronous pipelines are provided. The mechanisms associate load tag (LTAG) identifiers with the load instructions and uses them to track the load instruction across multiple pipelines as an index into a load table data structure of a load target buffer. The load table is used to manage cache "hits" and "misses" and to aid in the recycling of data from the L2 cache. With cache misses, the LTAG indexed load table permits load data to recycle from the L2 cache in any order. When the load instruction issues and sees its corresponding entry in the load table marked as a "miss," the effects of issuance of the load instruction are canceled and the load instruction is stored in the load table for future reissuing to the instruction pipeline when the required data is recycled.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US7461239B2
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Apparatus and method for handling data cache misses out-of-order for asynchronous pipelines
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-12T21%3A33%3A59IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SHIPPY%20DAVID&rft.date=2008-12-02&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS7461239B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true