Integration of a MIM capacitor with a plate formed in a well region and with a high-k dielectric

A MIM capacitor is formed on a semiconductor substrate having a top surface and including regions formed in the surface selected from a Shallow Trench Isolation (STI) region and a doped well having exterior surfaces coplanar with the semiconductor substrate. A capacitor lower plate is either a lower...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: RASSEL ROBERT MARK, STAMPER ANTHONY KENDALL, DOWNES KEITH EDWARD, COOLBAUGH DOUGLAS DUANE, VAED KUNAL, CHINTHAKINDI ANIL KUMAR, HE ZHONG-XIANG, ESHUN EBENEZER E
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator RASSEL ROBERT MARK
STAMPER ANTHONY KENDALL
DOWNES KEITH EDWARD
COOLBAUGH DOUGLAS DUANE
VAED KUNAL
CHINTHAKINDI ANIL KUMAR
HE ZHONG-XIANG
ESHUN EBENEZER E
description A MIM capacitor is formed on a semiconductor substrate having a top surface and including regions formed in the surface selected from a Shallow Trench Isolation (STI) region and a doped well having exterior surfaces coplanar with the semiconductor substrate. A capacitor lower plate is either a lower electrode formed on the STI region in the semiconductor substrate or a lower electrode formed by a doped well formed in the top surface of the semiconductor substrate that may have a silicide surface. A capacitor HiK dielectric layer is formed on or above the lower plate. A capacitor second plate is formed on the HiK dielectric layer above the capacitor lower plate. A dual capacitor structure with a top plate may be formed above the second plate with vias connected to the lower plate protected from the second plate by sidewall spacers.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US7361950B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US7361950B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US7361950B23</originalsourceid><addsrcrecordid>eNqNjTEKAjEQRdNYiHqHucCCuqjYKopbbKXW65CdJIMxCdmBvb4RtLf68HiPP1WPJgjZjMIxQDSA0DYtaEyoWWKGkcUVmDwKgYn5RT1wKGQk7yGT_XQY-p_o2LrqCT2TJy2Z9VxNDPqBFt-dKTifbsdLRSl2NJQfCiTd_bqrt6v9ZnlY138ob1q3O0o</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Integration of a MIM capacitor with a plate formed in a well region and with a high-k dielectric</title><source>esp@cenet</source><creator>RASSEL ROBERT MARK ; STAMPER ANTHONY KENDALL ; DOWNES KEITH EDWARD ; COOLBAUGH DOUGLAS DUANE ; VAED KUNAL ; CHINTHAKINDI ANIL KUMAR ; HE ZHONG-XIANG ; ESHUN EBENEZER E</creator><creatorcontrib>RASSEL ROBERT MARK ; STAMPER ANTHONY KENDALL ; DOWNES KEITH EDWARD ; COOLBAUGH DOUGLAS DUANE ; VAED KUNAL ; CHINTHAKINDI ANIL KUMAR ; HE ZHONG-XIANG ; ESHUN EBENEZER E</creatorcontrib><description>A MIM capacitor is formed on a semiconductor substrate having a top surface and including regions formed in the surface selected from a Shallow Trench Isolation (STI) region and a doped well having exterior surfaces coplanar with the semiconductor substrate. A capacitor lower plate is either a lower electrode formed on the STI region in the semiconductor substrate or a lower electrode formed by a doped well formed in the top surface of the semiconductor substrate that may have a silicide surface. A capacitor HiK dielectric layer is formed on or above the lower plate. A capacitor second plate is formed on the HiK dielectric layer above the capacitor lower plate. A dual capacitor structure with a top plate may be formed above the second plate with vias connected to the lower plate protected from the second plate by sidewall spacers.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2008</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20080422&amp;DB=EPODOC&amp;CC=US&amp;NR=7361950B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20080422&amp;DB=EPODOC&amp;CC=US&amp;NR=7361950B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>RASSEL ROBERT MARK</creatorcontrib><creatorcontrib>STAMPER ANTHONY KENDALL</creatorcontrib><creatorcontrib>DOWNES KEITH EDWARD</creatorcontrib><creatorcontrib>COOLBAUGH DOUGLAS DUANE</creatorcontrib><creatorcontrib>VAED KUNAL</creatorcontrib><creatorcontrib>CHINTHAKINDI ANIL KUMAR</creatorcontrib><creatorcontrib>HE ZHONG-XIANG</creatorcontrib><creatorcontrib>ESHUN EBENEZER E</creatorcontrib><title>Integration of a MIM capacitor with a plate formed in a well region and with a high-k dielectric</title><description>A MIM capacitor is formed on a semiconductor substrate having a top surface and including regions formed in the surface selected from a Shallow Trench Isolation (STI) region and a doped well having exterior surfaces coplanar with the semiconductor substrate. A capacitor lower plate is either a lower electrode formed on the STI region in the semiconductor substrate or a lower electrode formed by a doped well formed in the top surface of the semiconductor substrate that may have a silicide surface. A capacitor HiK dielectric layer is formed on or above the lower plate. A capacitor second plate is formed on the HiK dielectric layer above the capacitor lower plate. A dual capacitor structure with a top plate may be formed above the second plate with vias connected to the lower plate protected from the second plate by sidewall spacers.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2008</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjTEKAjEQRdNYiHqHucCCuqjYKopbbKXW65CdJIMxCdmBvb4RtLf68HiPP1WPJgjZjMIxQDSA0DYtaEyoWWKGkcUVmDwKgYn5RT1wKGQk7yGT_XQY-p_o2LrqCT2TJy2Z9VxNDPqBFt-dKTifbsdLRSl2NJQfCiTd_bqrt6v9ZnlY138ob1q3O0o</recordid><startdate>20080422</startdate><enddate>20080422</enddate><creator>RASSEL ROBERT MARK</creator><creator>STAMPER ANTHONY KENDALL</creator><creator>DOWNES KEITH EDWARD</creator><creator>COOLBAUGH DOUGLAS DUANE</creator><creator>VAED KUNAL</creator><creator>CHINTHAKINDI ANIL KUMAR</creator><creator>HE ZHONG-XIANG</creator><creator>ESHUN EBENEZER E</creator><scope>EVB</scope></search><sort><creationdate>20080422</creationdate><title>Integration of a MIM capacitor with a plate formed in a well region and with a high-k dielectric</title><author>RASSEL ROBERT MARK ; STAMPER ANTHONY KENDALL ; DOWNES KEITH EDWARD ; COOLBAUGH DOUGLAS DUANE ; VAED KUNAL ; CHINTHAKINDI ANIL KUMAR ; HE ZHONG-XIANG ; ESHUN EBENEZER E</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US7361950B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2008</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>RASSEL ROBERT MARK</creatorcontrib><creatorcontrib>STAMPER ANTHONY KENDALL</creatorcontrib><creatorcontrib>DOWNES KEITH EDWARD</creatorcontrib><creatorcontrib>COOLBAUGH DOUGLAS DUANE</creatorcontrib><creatorcontrib>VAED KUNAL</creatorcontrib><creatorcontrib>CHINTHAKINDI ANIL KUMAR</creatorcontrib><creatorcontrib>HE ZHONG-XIANG</creatorcontrib><creatorcontrib>ESHUN EBENEZER E</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>RASSEL ROBERT MARK</au><au>STAMPER ANTHONY KENDALL</au><au>DOWNES KEITH EDWARD</au><au>COOLBAUGH DOUGLAS DUANE</au><au>VAED KUNAL</au><au>CHINTHAKINDI ANIL KUMAR</au><au>HE ZHONG-XIANG</au><au>ESHUN EBENEZER E</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Integration of a MIM capacitor with a plate formed in a well region and with a high-k dielectric</title><date>2008-04-22</date><risdate>2008</risdate><abstract>A MIM capacitor is formed on a semiconductor substrate having a top surface and including regions formed in the surface selected from a Shallow Trench Isolation (STI) region and a doped well having exterior surfaces coplanar with the semiconductor substrate. A capacitor lower plate is either a lower electrode formed on the STI region in the semiconductor substrate or a lower electrode formed by a doped well formed in the top surface of the semiconductor substrate that may have a silicide surface. A capacitor HiK dielectric layer is formed on or above the lower plate. A capacitor second plate is formed on the HiK dielectric layer above the capacitor lower plate. A dual capacitor structure with a top plate may be formed above the second plate with vias connected to the lower plate protected from the second plate by sidewall spacers.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US7361950B2
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Integration of a MIM capacitor with a plate formed in a well region and with a high-k dielectric
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-10T19%3A32%3A59IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=RASSEL%20ROBERT%20MARK&rft.date=2008-04-22&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS7361950B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true