Method and apparatus to perform resistance and capacitance (RC) parameter customization for better timing closure results in physical synthesis and optimization

A method and system for the design of an electronic device adjusts the resistance and capacitance values employed in preliminary timing analysis during physical synthesis of the electronic device. The physical synthesis uses resistance and capacitance unit values to determine the listing of the comp...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: HOU CLIFF, CHENG CHIA-LIN, WANG CHUNG-HSING, HUANG HSINGIEN, WANG TSUI-PING, LU LEEUNG, CHEN YEE-WEN
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator HOU CLIFF
CHENG CHIA-LIN
WANG CHUNG-HSING
HUANG HSINGIEN
WANG TSUI-PING
LU LEEUNG
CHEN YEE-WEN
description A method and system for the design of an electronic device adjusts the resistance and capacitance values employed in preliminary timing analysis during physical synthesis of the electronic device. The physical synthesis uses resistance and capacitance unit values to determine the listing of the component circuits. The resistance and capacitance unit values are calibrated by preliminarily placing the initially synthesized component circuits to create a listing describing physical locations of the component circuits within the electronic device. A preliminary routing of the interconnections is performed to create a listing describing a network of physical wire segments that form each interconnection of the component circuits. A timing analysis of the electronic device determines the delay created by the component circuit and the networks of physical wire segments. The time delay resulting from the physical interconnects is extracted from the timing analysis of the electronic device and from the timing estimate performed during the physical synthesis. The time delay of the physical interconnection from the timing analysis and the timing estimate performed during the physical synthesis is then compared. The resistance and capacitance unit values used during the timing synthesis are then adjusted. The calibration is repeatedly executed until time delay of the physical interconnection from the timing analysis and the timing estimate performed during the physical synthesis are correlated.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US6789248B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US6789248B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US6789248B13</originalsourceid><addsrcrecordid>eNqNjj0OwjAMhbswIOAOHmFg4EdQVioQCws_c2WCSyOlSRS7QzkNR6VpOQCDZVnvfe95mHzOJKV7Atp2vMeAUjOIA0-hcKGCQKxZ0CrqPAo9Kt3f00s2g4hUJBRA1Syu0m8U7Sy0MDxIoiC60vYFyjiuA8XE2giDtuDLhrVCA9xYKWNTV-J8RPqgcTIo0DBNfnuUwPFwy05z8i4nbr8hS5Lfr5ttuluu0_1i9YflC_h1Vh4</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method and apparatus to perform resistance and capacitance (RC) parameter customization for better timing closure results in physical synthesis and optimization</title><source>esp@cenet</source><creator>HOU CLIFF ; CHENG CHIA-LIN ; WANG CHUNG-HSING ; HUANG HSINGIEN ; WANG TSUI-PING ; LU LEEUNG ; CHEN YEE-WEN</creator><creatorcontrib>HOU CLIFF ; CHENG CHIA-LIN ; WANG CHUNG-HSING ; HUANG HSINGIEN ; WANG TSUI-PING ; LU LEEUNG ; CHEN YEE-WEN</creatorcontrib><description>A method and system for the design of an electronic device adjusts the resistance and capacitance values employed in preliminary timing analysis during physical synthesis of the electronic device. The physical synthesis uses resistance and capacitance unit values to determine the listing of the component circuits. The resistance and capacitance unit values are calibrated by preliminarily placing the initially synthesized component circuits to create a listing describing physical locations of the component circuits within the electronic device. A preliminary routing of the interconnections is performed to create a listing describing a network of physical wire segments that form each interconnection of the component circuits. A timing analysis of the electronic device determines the delay created by the component circuit and the networks of physical wire segments. The time delay resulting from the physical interconnects is extracted from the timing analysis of the electronic device and from the timing estimate performed during the physical synthesis. The time delay of the physical interconnection from the timing analysis and the timing estimate performed during the physical synthesis is then compared. The resistance and capacitance unit values used during the timing synthesis are then adjusted. The calibration is repeatedly executed until time delay of the physical interconnection from the timing analysis and the timing estimate performed during the physical synthesis are correlated.</description><edition>7</edition><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2004</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20040907&amp;DB=EPODOC&amp;CC=US&amp;NR=6789248B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20040907&amp;DB=EPODOC&amp;CC=US&amp;NR=6789248B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>HOU CLIFF</creatorcontrib><creatorcontrib>CHENG CHIA-LIN</creatorcontrib><creatorcontrib>WANG CHUNG-HSING</creatorcontrib><creatorcontrib>HUANG HSINGIEN</creatorcontrib><creatorcontrib>WANG TSUI-PING</creatorcontrib><creatorcontrib>LU LEEUNG</creatorcontrib><creatorcontrib>CHEN YEE-WEN</creatorcontrib><title>Method and apparatus to perform resistance and capacitance (RC) parameter customization for better timing closure results in physical synthesis and optimization</title><description>A method and system for the design of an electronic device adjusts the resistance and capacitance values employed in preliminary timing analysis during physical synthesis of the electronic device. The physical synthesis uses resistance and capacitance unit values to determine the listing of the component circuits. The resistance and capacitance unit values are calibrated by preliminarily placing the initially synthesized component circuits to create a listing describing physical locations of the component circuits within the electronic device. A preliminary routing of the interconnections is performed to create a listing describing a network of physical wire segments that form each interconnection of the component circuits. A timing analysis of the electronic device determines the delay created by the component circuit and the networks of physical wire segments. The time delay resulting from the physical interconnects is extracted from the timing analysis of the electronic device and from the timing estimate performed during the physical synthesis. The time delay of the physical interconnection from the timing analysis and the timing estimate performed during the physical synthesis is then compared. The resistance and capacitance unit values used during the timing synthesis are then adjusted. The calibration is repeatedly executed until time delay of the physical interconnection from the timing analysis and the timing estimate performed during the physical synthesis are correlated.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2004</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjj0OwjAMhbswIOAOHmFg4EdQVioQCws_c2WCSyOlSRS7QzkNR6VpOQCDZVnvfe95mHzOJKV7Atp2vMeAUjOIA0-hcKGCQKxZ0CrqPAo9Kt3f00s2g4hUJBRA1Syu0m8U7Sy0MDxIoiC60vYFyjiuA8XE2giDtuDLhrVCA9xYKWNTV-J8RPqgcTIo0DBNfnuUwPFwy05z8i4nbr8hS5Lfr5ttuluu0_1i9YflC_h1Vh4</recordid><startdate>20040907</startdate><enddate>20040907</enddate><creator>HOU CLIFF</creator><creator>CHENG CHIA-LIN</creator><creator>WANG CHUNG-HSING</creator><creator>HUANG HSINGIEN</creator><creator>WANG TSUI-PING</creator><creator>LU LEEUNG</creator><creator>CHEN YEE-WEN</creator><scope>EVB</scope></search><sort><creationdate>20040907</creationdate><title>Method and apparatus to perform resistance and capacitance (RC) parameter customization for better timing closure results in physical synthesis and optimization</title><author>HOU CLIFF ; CHENG CHIA-LIN ; WANG CHUNG-HSING ; HUANG HSINGIEN ; WANG TSUI-PING ; LU LEEUNG ; CHEN YEE-WEN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US6789248B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2004</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>HOU CLIFF</creatorcontrib><creatorcontrib>CHENG CHIA-LIN</creatorcontrib><creatorcontrib>WANG CHUNG-HSING</creatorcontrib><creatorcontrib>HUANG HSINGIEN</creatorcontrib><creatorcontrib>WANG TSUI-PING</creatorcontrib><creatorcontrib>LU LEEUNG</creatorcontrib><creatorcontrib>CHEN YEE-WEN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>HOU CLIFF</au><au>CHENG CHIA-LIN</au><au>WANG CHUNG-HSING</au><au>HUANG HSINGIEN</au><au>WANG TSUI-PING</au><au>LU LEEUNG</au><au>CHEN YEE-WEN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method and apparatus to perform resistance and capacitance (RC) parameter customization for better timing closure results in physical synthesis and optimization</title><date>2004-09-07</date><risdate>2004</risdate><abstract>A method and system for the design of an electronic device adjusts the resistance and capacitance values employed in preliminary timing analysis during physical synthesis of the electronic device. The physical synthesis uses resistance and capacitance unit values to determine the listing of the component circuits. The resistance and capacitance unit values are calibrated by preliminarily placing the initially synthesized component circuits to create a listing describing physical locations of the component circuits within the electronic device. A preliminary routing of the interconnections is performed to create a listing describing a network of physical wire segments that form each interconnection of the component circuits. A timing analysis of the electronic device determines the delay created by the component circuit and the networks of physical wire segments. The time delay resulting from the physical interconnects is extracted from the timing analysis of the electronic device and from the timing estimate performed during the physical synthesis. The time delay of the physical interconnection from the timing analysis and the timing estimate performed during the physical synthesis is then compared. The resistance and capacitance unit values used during the timing synthesis are then adjusted. The calibration is repeatedly executed until time delay of the physical interconnection from the timing analysis and the timing estimate performed during the physical synthesis are correlated.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US6789248B1
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Method and apparatus to perform resistance and capacitance (RC) parameter customization for better timing closure results in physical synthesis and optimization
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-06T02%3A53%3A34IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=HOU%20CLIFF&rft.date=2004-09-07&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS6789248B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true