Bit line selection circuit having hierarchical structure
Disclosed is a bit line selection circuit having hierarchical structure capable of preventing delay of operation speed due to signal loading by selecting a bit line with a sub bit line selection driver in a hierarchically shared bit line sense amp. The disclosed comprises: a bit line selection trans...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | HONG JONG HOON |
description | Disclosed is a bit line selection circuit having hierarchical structure capable of preventing delay of operation speed due to signal loading by selecting a bit line with a sub bit line selection driver in a hierarchically shared bit line sense amp. The disclosed comprises: a bit line selection transistor unit for switching controlling a bit line between a cell array block and a bit line sense amp; a bit line equalizing signal generation unit for receiving a sense amp enable signal and a first and a second block signals and generating a bit line equalizing signal; a global bit line selection unit driven by output signal of the bit line equalizing unit and generating a first and a second global selection signals, a first and a second global selection bar signal and a bit line selection precharge signal; and a sub bit line selection driver unit for receiving the second global selection signal, the first global selection bar signal and the bit line selection precharge signal and generating a control signal controlling the bit line selection transistor unit. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US6728125B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US6728125B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US6728125B23</originalsourceid><addsrcrecordid>eNrjZLBwyixRyMnMS1UoTs1JTS7JzM9TSM4sSi4FCmcklmXmpStkZKYWJRYlZ2QmJ-YoFJcUlSaXlBal8jCwpiXmFKfyQmluBgU31xBnD93Ugvz41OKCxOTUvNSS-NBgM3MjC0MjUycjYyKUAADU2S58</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Bit line selection circuit having hierarchical structure</title><source>esp@cenet</source><creator>HONG JONG HOON</creator><creatorcontrib>HONG JONG HOON</creatorcontrib><description>Disclosed is a bit line selection circuit having hierarchical structure capable of preventing delay of operation speed due to signal loading by selecting a bit line with a sub bit line selection driver in a hierarchically shared bit line sense amp. The disclosed comprises: a bit line selection transistor unit for switching controlling a bit line between a cell array block and a bit line sense amp; a bit line equalizing signal generation unit for receiving a sense amp enable signal and a first and a second block signals and generating a bit line equalizing signal; a global bit line selection unit driven by output signal of the bit line equalizing unit and generating a first and a second global selection signals, a first and a second global selection bar signal and a bit line selection precharge signal; and a sub bit line selection driver unit for receiving the second global selection signal, the first global selection bar signal and the bit line selection precharge signal and generating a control signal controlling the bit line selection transistor unit.</description><edition>7</edition><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2004</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20040427&DB=EPODOC&CC=US&NR=6728125B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20040427&DB=EPODOC&CC=US&NR=6728125B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>HONG JONG HOON</creatorcontrib><title>Bit line selection circuit having hierarchical structure</title><description>Disclosed is a bit line selection circuit having hierarchical structure capable of preventing delay of operation speed due to signal loading by selecting a bit line with a sub bit line selection driver in a hierarchically shared bit line sense amp. The disclosed comprises: a bit line selection transistor unit for switching controlling a bit line between a cell array block and a bit line sense amp; a bit line equalizing signal generation unit for receiving a sense amp enable signal and a first and a second block signals and generating a bit line equalizing signal; a global bit line selection unit driven by output signal of the bit line equalizing unit and generating a first and a second global selection signals, a first and a second global selection bar signal and a bit line selection precharge signal; and a sub bit line selection driver unit for receiving the second global selection signal, the first global selection bar signal and the bit line selection precharge signal and generating a control signal controlling the bit line selection transistor unit.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2004</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLBwyixRyMnMS1UoTs1JTS7JzM9TSM4sSi4FCmcklmXmpStkZKYWJRYlZ2QmJ-YoFJcUlSaXlBal8jCwpiXmFKfyQmluBgU31xBnD93Ugvz41OKCxOTUvNSS-NBgM3MjC0MjUycjYyKUAADU2S58</recordid><startdate>20040427</startdate><enddate>20040427</enddate><creator>HONG JONG HOON</creator><scope>EVB</scope></search><sort><creationdate>20040427</creationdate><title>Bit line selection circuit having hierarchical structure</title><author>HONG JONG HOON</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US6728125B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2004</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>HONG JONG HOON</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>HONG JONG HOON</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Bit line selection circuit having hierarchical structure</title><date>2004-04-27</date><risdate>2004</risdate><abstract>Disclosed is a bit line selection circuit having hierarchical structure capable of preventing delay of operation speed due to signal loading by selecting a bit line with a sub bit line selection driver in a hierarchically shared bit line sense amp. The disclosed comprises: a bit line selection transistor unit for switching controlling a bit line between a cell array block and a bit line sense amp; a bit line equalizing signal generation unit for receiving a sense amp enable signal and a first and a second block signals and generating a bit line equalizing signal; a global bit line selection unit driven by output signal of the bit line equalizing unit and generating a first and a second global selection signals, a first and a second global selection bar signal and a bit line selection precharge signal; and a sub bit line selection driver unit for receiving the second global selection signal, the first global selection bar signal and the bit line selection precharge signal and generating a control signal controlling the bit line selection transistor unit.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US6728125B2 |
source | esp@cenet |
subjects | INFORMATION STORAGE PHYSICS STATIC STORES |
title | Bit line selection circuit having hierarchical structure |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-25T11%3A47%3A49IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=HONG%20JONG%20HOON&rft.date=2004-04-27&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS6728125B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |