Fabrication of semiconductor devices having high-voltage MOS transistors and low-voltage MOS transistors

Methods of fabricating a semiconductor device having low-voltage MOS transistors and high-voltage metal-oxide semiconductor ("MOS") transistors are provided. The method includes forming a device isolation layer at a predetermined region of a semiconductor substrate. The device isolation la...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: KIM SUNG-HOAN
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator KIM SUNG-HOAN
description Methods of fabricating a semiconductor device having low-voltage MOS transistors and high-voltage metal-oxide semiconductor ("MOS") transistors are provided. The method includes forming a device isolation layer at a predetermined region of a semiconductor substrate. The device isolation layer defines first and second active regions in low and high-voltage MOS transistor regions, respectively. A capping layer pattern is formed to cover the low-voltage MOS transistor region. The capping layer pattern exposes the second active region in the high-voltage MOS transistor region. A first gate oxide layer is formed on an entire surface of the semiconductor substrate having the capping layer pattern. The first gate oxide layer is formed using a chemical vapor deposition ("CVD") technique. The first gate oxide layer serves as a gate insulating layer of the high-voltage MOS transistor. The first gate oxide layer in the low-voltage MOS transistor region and the capping layer pattern are then etched to expose the first active region. A second gate oxide layer is formed using a thermal oxidation technique on the first active region. The second gate oxide layer is formed to a thickness, which is thinner than the first gate oxide layer. The second gate oxide layer serves as a gate insulating layer of the low-voltage MOS transistor.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US6709931B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US6709931B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US6709931B23</originalsourceid><addsrcrecordid>eNqNyrEKwkAMgOEuDqK-Q16goBaUrhWLizhU5xKvaS9wJqU5z9fXwVVw-of_m2e-xvvEDiOrgPZg9GCn0j1d1Ak6SuzIwGNiGcDz4POkIeJAcL40ECcUY_tQA5QOgr5-_WU26zEYrb5dZFAfr4dTTqO2ZCM6Eortrdnt12VZbKpt8Qd5A7VtQHY</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Fabrication of semiconductor devices having high-voltage MOS transistors and low-voltage MOS transistors</title><source>esp@cenet</source><creator>KIM SUNG-HOAN</creator><creatorcontrib>KIM SUNG-HOAN</creatorcontrib><description>Methods of fabricating a semiconductor device having low-voltage MOS transistors and high-voltage metal-oxide semiconductor ("MOS") transistors are provided. The method includes forming a device isolation layer at a predetermined region of a semiconductor substrate. The device isolation layer defines first and second active regions in low and high-voltage MOS transistor regions, respectively. A capping layer pattern is formed to cover the low-voltage MOS transistor region. The capping layer pattern exposes the second active region in the high-voltage MOS transistor region. A first gate oxide layer is formed on an entire surface of the semiconductor substrate having the capping layer pattern. The first gate oxide layer is formed using a chemical vapor deposition ("CVD") technique. The first gate oxide layer serves as a gate insulating layer of the high-voltage MOS transistor. The first gate oxide layer in the low-voltage MOS transistor region and the capping layer pattern are then etched to expose the first active region. A second gate oxide layer is formed using a thermal oxidation technique on the first active region. The second gate oxide layer is formed to a thickness, which is thinner than the first gate oxide layer. The second gate oxide layer serves as a gate insulating layer of the low-voltage MOS transistor.</description><edition>7</edition><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2004</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20040323&amp;DB=EPODOC&amp;CC=US&amp;NR=6709931B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20040323&amp;DB=EPODOC&amp;CC=US&amp;NR=6709931B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>KIM SUNG-HOAN</creatorcontrib><title>Fabrication of semiconductor devices having high-voltage MOS transistors and low-voltage MOS transistors</title><description>Methods of fabricating a semiconductor device having low-voltage MOS transistors and high-voltage metal-oxide semiconductor ("MOS") transistors are provided. The method includes forming a device isolation layer at a predetermined region of a semiconductor substrate. The device isolation layer defines first and second active regions in low and high-voltage MOS transistor regions, respectively. A capping layer pattern is formed to cover the low-voltage MOS transistor region. The capping layer pattern exposes the second active region in the high-voltage MOS transistor region. A first gate oxide layer is formed on an entire surface of the semiconductor substrate having the capping layer pattern. The first gate oxide layer is formed using a chemical vapor deposition ("CVD") technique. The first gate oxide layer serves as a gate insulating layer of the high-voltage MOS transistor. The first gate oxide layer in the low-voltage MOS transistor region and the capping layer pattern are then etched to expose the first active region. A second gate oxide layer is formed using a thermal oxidation technique on the first active region. The second gate oxide layer is formed to a thickness, which is thinner than the first gate oxide layer. The second gate oxide layer serves as a gate insulating layer of the low-voltage MOS transistor.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2004</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNyrEKwkAMgOEuDqK-Q16goBaUrhWLizhU5xKvaS9wJqU5z9fXwVVw-of_m2e-xvvEDiOrgPZg9GCn0j1d1Ak6SuzIwGNiGcDz4POkIeJAcL40ECcUY_tQA5QOgr5-_WU26zEYrb5dZFAfr4dTTqO2ZCM6Eortrdnt12VZbKpt8Qd5A7VtQHY</recordid><startdate>20040323</startdate><enddate>20040323</enddate><creator>KIM SUNG-HOAN</creator><scope>EVB</scope></search><sort><creationdate>20040323</creationdate><title>Fabrication of semiconductor devices having high-voltage MOS transistors and low-voltage MOS transistors</title><author>KIM SUNG-HOAN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US6709931B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2004</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>KIM SUNG-HOAN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>KIM SUNG-HOAN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Fabrication of semiconductor devices having high-voltage MOS transistors and low-voltage MOS transistors</title><date>2004-03-23</date><risdate>2004</risdate><abstract>Methods of fabricating a semiconductor device having low-voltage MOS transistors and high-voltage metal-oxide semiconductor ("MOS") transistors are provided. The method includes forming a device isolation layer at a predetermined region of a semiconductor substrate. The device isolation layer defines first and second active regions in low and high-voltage MOS transistor regions, respectively. A capping layer pattern is formed to cover the low-voltage MOS transistor region. The capping layer pattern exposes the second active region in the high-voltage MOS transistor region. A first gate oxide layer is formed on an entire surface of the semiconductor substrate having the capping layer pattern. The first gate oxide layer is formed using a chemical vapor deposition ("CVD") technique. The first gate oxide layer serves as a gate insulating layer of the high-voltage MOS transistor. The first gate oxide layer in the low-voltage MOS transistor region and the capping layer pattern are then etched to expose the first active region. A second gate oxide layer is formed using a thermal oxidation technique on the first active region. The second gate oxide layer is formed to a thickness, which is thinner than the first gate oxide layer. The second gate oxide layer serves as a gate insulating layer of the low-voltage MOS transistor.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US6709931B2
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Fabrication of semiconductor devices having high-voltage MOS transistors and low-voltage MOS transistors
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-02T08%3A28%3A38IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=KIM%20SUNG-HOAN&rft.date=2004-03-23&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS6709931B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true