SRAM emulator

Generally, the present invention provides memory controller for providing a synchronous SRAM interface to an embedded SDRAM. To achieve maximum performance SDRAM timing, row circuitry is emulated in the controller to produce SDRAM control signals. Control signal timing is optimized for read and writ...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: MISZTAL JACEK, KURJANOWICZ WLODEK
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator MISZTAL JACEK
KURJANOWICZ WLODEK
description Generally, the present invention provides memory controller for providing a synchronous SRAM interface to an embedded SDRAM. To achieve maximum performance SDRAM timing, row circuitry is emulated in the controller to produce SDRAM control signals. Control signal timing is optimized for read and write operations and can be flexibly adjusted using control registers. Since the timing of DRAM control signals is based on the embedded DRAM timing emulation, all margins can be minimized and the performance of the memory can be maximized. The SRAM interface can operate in a wide range of clock frequencies, which are not restricted to ratios of multiples of the embedded DRAM clock frequency.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US6584036B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US6584036B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US6584036B23</originalsourceid><addsrcrecordid>eNrjZOANDnL0VUjNLc1JLMkv4mFgTUvMKU7lhdLcDApuriHOHrqpBfnxqcUFicmpeakl8aHBZqYWJgbGZk5GxkQoAQDZoR2C</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SRAM emulator</title><source>esp@cenet</source><creator>MISZTAL JACEK ; KURJANOWICZ WLODEK</creator><creatorcontrib>MISZTAL JACEK ; KURJANOWICZ WLODEK</creatorcontrib><description>Generally, the present invention provides memory controller for providing a synchronous SRAM interface to an embedded SDRAM. To achieve maximum performance SDRAM timing, row circuitry is emulated in the controller to produce SDRAM control signals. Control signal timing is optimized for read and write operations and can be flexibly adjusted using control registers. Since the timing of DRAM control signals is based on the embedded DRAM timing emulation, all margins can be minimized and the performance of the memory can be maximized. The SRAM interface can operate in a wide range of clock frequencies, which are not restricted to ratios of multiples of the embedded DRAM clock frequency.</description><edition>7</edition><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2003</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20030624&amp;DB=EPODOC&amp;CC=US&amp;NR=6584036B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,778,883,25553,76306</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20030624&amp;DB=EPODOC&amp;CC=US&amp;NR=6584036B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>MISZTAL JACEK</creatorcontrib><creatorcontrib>KURJANOWICZ WLODEK</creatorcontrib><title>SRAM emulator</title><description>Generally, the present invention provides memory controller for providing a synchronous SRAM interface to an embedded SDRAM. To achieve maximum performance SDRAM timing, row circuitry is emulated in the controller to produce SDRAM control signals. Control signal timing is optimized for read and write operations and can be flexibly adjusted using control registers. Since the timing of DRAM control signals is based on the embedded DRAM timing emulation, all margins can be minimized and the performance of the memory can be maximized. The SRAM interface can operate in a wide range of clock frequencies, which are not restricted to ratios of multiples of the embedded DRAM clock frequency.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2003</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZOANDnL0VUjNLc1JLMkv4mFgTUvMKU7lhdLcDApuriHOHrqpBfnxqcUFicmpeakl8aHBZqYWJgbGZk5GxkQoAQDZoR2C</recordid><startdate>20030624</startdate><enddate>20030624</enddate><creator>MISZTAL JACEK</creator><creator>KURJANOWICZ WLODEK</creator><scope>EVB</scope></search><sort><creationdate>20030624</creationdate><title>SRAM emulator</title><author>MISZTAL JACEK ; KURJANOWICZ WLODEK</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US6584036B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2003</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>MISZTAL JACEK</creatorcontrib><creatorcontrib>KURJANOWICZ WLODEK</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>MISZTAL JACEK</au><au>KURJANOWICZ WLODEK</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SRAM emulator</title><date>2003-06-24</date><risdate>2003</risdate><abstract>Generally, the present invention provides memory controller for providing a synchronous SRAM interface to an embedded SDRAM. To achieve maximum performance SDRAM timing, row circuitry is emulated in the controller to produce SDRAM control signals. Control signal timing is optimized for read and write operations and can be flexibly adjusted using control registers. Since the timing of DRAM control signals is based on the embedded DRAM timing emulation, all margins can be minimized and the performance of the memory can be maximized. The SRAM interface can operate in a wide range of clock frequencies, which are not restricted to ratios of multiples of the embedded DRAM clock frequency.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US6584036B2
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title SRAM emulator
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-15T09%3A26%3A28IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=MISZTAL%20JACEK&rft.date=2003-06-24&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS6584036B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true