Methods of making hard macro cell using timing interval
Input/output AC characteristics of a hard macro cell is specified in advance, delay cells 15 and 16 are provided in the input and output sides of the hard macro cell, and signal propagation delay times of the delay cells 15 and 16 are set so as to satisfy the specifications. These delay times are de...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | ISHII YUUJI KAWAGUCHI KUNIHIKO |
description | Input/output AC characteristics of a hard macro cell is specified in advance, delay cells 15 and 16 are provided in the input and output sides of the hard macro cell, and signal propagation delay times of the delay cells 15 and 16 are set so as to satisfy the specifications. These delay times are determined in such a way that no timing error occurs at the data inputs D of the D flip-flops 11 and 22 on condition that D flip-flops 20 and 22 are arranged outside the hard macro cell 10A, the data output end Q of the D flip-flop 20 is directly connected by a line to the data input end DI of the hard macro cell 10A, the data input end of the external synchronous flip-flop 22 is directly connected to the data output end DO of the hard macro cell 10A, and a clock CLK is commonly provided to the clock input ends CK of the hard macro cell 10A and the D flip-flops 20 and 22. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US6434727B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US6434727B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US6434727B13</originalsourceid><addsrcrecordid>eNrjZDD3TS3JyE8pVshPU8hNzM7MS1fISCxKAbKTi_IVklNzchRKi0GiJZm5ICozryS1qCwxh4eBNS0xpziVF0pzMyi4uYY4e-imFuTHpxYXJCan5qWWxIcGm5kYm5gbmTsZGhOhBABY1C10</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Methods of making hard macro cell using timing interval</title><source>esp@cenet</source><creator>ISHII YUUJI ; KAWAGUCHI KUNIHIKO</creator><creatorcontrib>ISHII YUUJI ; KAWAGUCHI KUNIHIKO</creatorcontrib><description>Input/output AC characteristics of a hard macro cell is specified in advance, delay cells 15 and 16 are provided in the input and output sides of the hard macro cell, and signal propagation delay times of the delay cells 15 and 16 are set so as to satisfy the specifications. These delay times are determined in such a way that no timing error occurs at the data inputs D of the D flip-flops 11 and 22 on condition that D flip-flops 20 and 22 are arranged outside the hard macro cell 10A, the data output end Q of the D flip-flop 20 is directly connected by a line to the data input end DI of the hard macro cell 10A, the data input end of the external synchronous flip-flop 22 is directly connected to the data output end DO of the hard macro cell 10A, and a clock CLK is commonly provided to the clock input ends CK of the hard macro cell 10A and the D flip-flops 20 and 22.</description><edition>7</edition><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; PHYSICS ; SEMICONDUCTOR DEVICES</subject><creationdate>2002</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20020813&DB=EPODOC&CC=US&NR=6434727B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20020813&DB=EPODOC&CC=US&NR=6434727B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>ISHII YUUJI</creatorcontrib><creatorcontrib>KAWAGUCHI KUNIHIKO</creatorcontrib><title>Methods of making hard macro cell using timing interval</title><description>Input/output AC characteristics of a hard macro cell is specified in advance, delay cells 15 and 16 are provided in the input and output sides of the hard macro cell, and signal propagation delay times of the delay cells 15 and 16 are set so as to satisfy the specifications. These delay times are determined in such a way that no timing error occurs at the data inputs D of the D flip-flops 11 and 22 on condition that D flip-flops 20 and 22 are arranged outside the hard macro cell 10A, the data output end Q of the D flip-flop 20 is directly connected by a line to the data input end DI of the hard macro cell 10A, the data input end of the external synchronous flip-flop 22 is directly connected to the data output end DO of the hard macro cell 10A, and a clock CLK is commonly provided to the clock input ends CK of the hard macro cell 10A and the D flip-flops 20 and 22.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>PHYSICS</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2002</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDD3TS3JyE8pVshPU8hNzM7MS1fISCxKAbKTi_IVklNzchRKi0GiJZm5ICozryS1qCwxh4eBNS0xpziVF0pzMyi4uYY4e-imFuTHpxYXJCan5qWWxIcGm5kYm5gbmTsZGhOhBABY1C10</recordid><startdate>20020813</startdate><enddate>20020813</enddate><creator>ISHII YUUJI</creator><creator>KAWAGUCHI KUNIHIKO</creator><scope>EVB</scope></search><sort><creationdate>20020813</creationdate><title>Methods of making hard macro cell using timing interval</title><author>ISHII YUUJI ; KAWAGUCHI KUNIHIKO</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US6434727B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2002</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>PHYSICS</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>ISHII YUUJI</creatorcontrib><creatorcontrib>KAWAGUCHI KUNIHIKO</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>ISHII YUUJI</au><au>KAWAGUCHI KUNIHIKO</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Methods of making hard macro cell using timing interval</title><date>2002-08-13</date><risdate>2002</risdate><abstract>Input/output AC characteristics of a hard macro cell is specified in advance, delay cells 15 and 16 are provided in the input and output sides of the hard macro cell, and signal propagation delay times of the delay cells 15 and 16 are set so as to satisfy the specifications. These delay times are determined in such a way that no timing error occurs at the data inputs D of the D flip-flops 11 and 22 on condition that D flip-flops 20 and 22 are arranged outside the hard macro cell 10A, the data output end Q of the D flip-flop 20 is directly connected by a line to the data input end DI of the hard macro cell 10A, the data input end of the external synchronous flip-flop 22 is directly connected to the data output end DO of the hard macro cell 10A, and a clock CLK is commonly provided to the clock input ends CK of the hard macro cell 10A and the D flip-flops 20 and 22.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US6434727B1 |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY PHYSICS SEMICONDUCTOR DEVICES |
title | Methods of making hard macro cell using timing interval |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-01T21%3A41%3A33IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=ISHII%20YUUJI&rft.date=2002-08-13&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS6434727B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |